SLASF96 April 2024 AFE20408
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| I2C TIMING REQUIREMENTS | |||||
| f(SCL) | I2C clock frequency | 10 | 400 | kHz | |
| t(LOW) | SCL clock low period | 1.3 | µs | ||
| t(HIGH) | SCL clock high period | 0.6 | µs | ||
| t(HDSTA) | Hold time after repeated start condition. After this period, the first clock is generated |
0.6 | µs | ||
| t(SUSTA) | Repeated start condition setup time | 0.6 | µs | ||
| t(SUSTO) | Stop condition setup time | 0.6 | µs | ||
| t(BUF) | Bus free time between stop and start condition | 1.3 | µs | ||
| t(SUDAT) | Data setup time | 100 | ns | ||
| t(HDDAT) | Data hold time | 0 | 900 | ns | |
| tF,SDA | Data fall time | 20 | 300 | ns | |
| tF,SCL | Clock fall time | 300 | ns | ||
| tR,SCL | Clock rise time | 300 | ns | ||
| tR,SCL100 | Rise time for SCL ≤ 100kHz | 1000 | ns | ||
| SCL and SDA timeout | 20 | 30 | ms | ||
| SPI TIMING REQUIREMENTS, FSDO = 0 | |||||
| f(SCLK) | SCLK frequency | 20 | MHz | ||
| t(SCLKH) | SCLK high time | 23 | ns | ||
| t(SCLKL) | SCLK low time | 23 | ns | ||
| t(SDIS) | SDI setup time | 7 | ns | ||
| t(SDIH) | SDI hold time | 7 | ns | ||
| t(SDOTOZ) | SDO driven to tri-state condition | 0 | 17 | ns | |
| t(SDOTOD) | SDO tri-state condition to driven | 0 | 21 | ns | |
| t(SDODLY) | SDO output delay | 0 | 23 | ns | |
| t(CSS) | CS setup time | 21 | ns | ||
| t(CSH) | CS hold time | 20 | ns | ||
| t(CSHIGH) | CS high time | 20 | ns | ||
| SPI TIMING REQUIREMENTS, FSDO = 1 | |||||
| f(SCLK) | SCLK frequency | 25 | MHz | ||
| t(SCLKH) | SCLK high time | 17 | ns | ||
| t(SCLKL) | SCLK low time | 17 | ns | ||
| t(SDIS) | SDI setup time | 7 | ns | ||
| t(SDIH) | SDI hold time | 7 | ns | ||
| t(SDOTOZ) | SDO driven to tri-state condition | 0 | 17 | ns | |
| t(SDOTOD) | SDO tri-state condition to driven | 0 | 21 | ns | |
| t(SDODLY) | SDO output delay | 3.5 | 32 | ns | |
| t(CSS) | CS setup time | 21 | ns | ||
| t(CSH) | CS hold time | 20 | ns | ||
| t(CSHIGH) | CS high time | 20 | ns | ||