SLVSJZ5 September   2025 SN74LV8T573-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4.   4
  5. Description
  6. Pin Configuration and Functions
  7. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Timing Characteristics
    7. 5.7 Switching Characteristics
    8. 5.8 Noise Characteristics
    9. 5.9 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Balanced CMOS 3-State Outputs
      2. 7.3.2 Latching Logic with Known Power-Up State
      3. 7.3.3 LVxT Enhanced Input Voltage
        1. 7.3.3.1 Up Translation
        2. 7.3.3.2 Down Translation
      4. 7.3.4 Wettable Flanks
      5. 7.3.5 Clamp Diode Structure
    4. 7.4 Device Functional Modes
  10. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
        1. 8.2.1.1 Power Considerations
        2. 8.2.1.2 Input Considerations
        3. 8.2.1.3 Output Considerations
      2. 8.2.2 Detailed Design Procedure
      3. 8.2.3 Application Curve
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  11. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  12. 10Revision History
  13. 11Mechanical, Packaging, and Orderable Information

Pin Configuration and Functions

SN74LV8T573-Q1 SN74LV8T573-Q1 RKS Package (Top View)Figure 4-1 SN74LV8T573-Q1 RKS Package (Top View)
SN74LV8T573-Q1 SN74LV8T573-Q1
            PW, DGS Package (Top
            View)Figure 4-2 SN74LV8T573-Q1 PW, DGS Package
(Top View)
Pin Functions
PIN TYPE(1) DESCRIPTION
NAME NO.
OE 1 Input Output enable for all channels, active low
D1 2 Input Input for channel 1
D2 3 Input Input for channel 2
D3 4 Input Input for channel 3
D4 5 Input Input for channel 4
D5 6 Input Input for channel 5
D6 7 Input Input for channel 6
D7 8 Input Input for channel 7
D8 9 Input Input for channel 8
GND 10 Ground
LE 11 Input Latch enable
Q8 12 Output Output for channel 8
Q7 13 Output Output for channel 7
Q6 14 Output Output for channel 6
Q5 15 Output Output for channel 5
Q4 16 Output Output for channel 4
Q3 17 Output Output for channel 3
Q2 18 Output Output for channel 2
Q1 19 Output Output for channel 1
VCC 20 Postive supply
Thermal Pad(2) The thermal pad can be connect to GND or left floating. Do not connect to any other signal or supply.
Signal Types: I = Input, O = Output, G = Ground, P = Power.
RKS package only.