SLVUD04
August
2024
-
1
-
Description
-
Features
-
4
-
1Evaluation Module Overview
- 1.1
Introduction
- 1.2
Kit Contents
- 1.3
Specification
- 1.4
Device Information
-
2Hardware
- 2.1
Background
- 2.2
Setup
- 2.3
Input and Output Connectors, Test Points, and Headers Description
- 2.3.1
J1, Pin 1 and 2 – VIN
- 2.3.2
J1, Pin 3 and 4 – S+/S-
- 2.3.3
J1, Pin 5 and 6 – GND
- 2.3.4
J2, Pin 1 and 2 – VOUT
- 2.3.5
J2, Pin 3 and 4 – S+/S-
- 2.3.6
J2, Pin 5 and 6 – GND
- 2.3.7
Test Points
- 2.3.7.1
TP1, TP2
- 2.3.8
Header Information
- 2.3.8.1
J4– I2C
- 2.3.9
Jumper Information
- 2.3.9.1
JP1 – ENABLE
- 2.4
Setup
- 2.5
Modifications
- 2.5.1
IC U1 Operation
-
3Software
- 3.1
Software Setup
- 3.2
Interface Hardware Setup
- 3.3
User Interface Operation
- 3.3.1
Home Screen
- 3.3.2
Settings Screen
- 3.3.3
Register Map Screen
- 3.4
Register Map
- 3.4.1
Register CONTROL1 (Target Address: 0x2A; Register Address: 0x02; Default: 0x08)
- 3.4.2
Register VOUT (Target Address: 0x2A; Register Address:
0x03; Default: 0x5C)
- 3.4.3
Register CONTROL2 (Target Address: 0x2A; Register
Address: 0x05; Default:0x45)
-
4Hardware Design Files
- 4.1
Schematic
- 4.2
Board Layout
- 4.3
Bill of Materials
-
5Additional Information
- 5.1
Trademarks
2.3 Input and Output Connectors, Test Points, and Headers Description