SNAS848A December 2023 – February 2025 LMK5C33216A
PRODUCTION DATA
After start-up, a system host device (MCU or FPGA) can use either I2C or SPI to initialize, control, or monitor the registers and to access the SRAM and EEPROM maps. Some device features can also be controlled and monitored through the external logic control (GPIOx) and status pins. A 2-byte address and 1-byte data interface is used for the LMK5C33216A.
In the absence of a host, the LMK5C33216A can self-start from one of the on-chip ROM pages and EEPROM overlay to initialize the registers upon device POR, see Device Start-Up.