The analog subsystem has the following features:
- Flexible voltage references
- The ADC is referenced to VREFHI and VSSA pins
- VREFHI pin
voltage can be driven in externally or can be generated by an
internal bandgap voltage reference. For the 32RHB and 32VFC
package, VREFHI is internally tied to VDDA.
- The internal voltage reference range can be selected to be 0V to
3.3V or 0V to 2.5V
- The comparator DACs are referenced to VDDA and VSSA
- Flexible pin usage
- Comparator subsystem inputs, PGA functions, and digital inputs (AIOs)/outputs
(AGPIOs) are multiplexed with ADC inputs
- Comparator DAC can
optionally be buffered and brought out to a multiplexed ADC pin
(mutually exclusive with use of CMPSS compare functions)
- Internal connection to VREFLO on ADC for offset self-calibration