SPRZ582B March   2025  – October 2025 AM62L

 

  1.   1
  2. 1Usage Notes and Advisories Matrices
    1. 1.1 Devices Supported
  3. 2Silicon Usage Notes and Advisories
    1. 2.1 Silicon Usage Notes
      1.      i2330
      2.      i2351
    2. 2.2 Silicon Advisories
      1.      i2189
      2.      i2208
      3.      i2249
      4.      i2253
      5.      i2278
      6.      i2279
      7.      i2310
      8.      i2311
      9.      i2312
      10.      i2493
      11.      i2383
      12.      i2401
      13.      i2409
      14.      i2431
      15.      i2435
      16.      i2461
      17.      i2462
      18.      i2463
      19.      i2464
      20.      i2465
      21.      i2466
      22.      i2467
      23.      i2469
      24.      i2470
      25.      i2471
      26.      i2473
      27.      i2474
      28.      i2160
      29.      i2481
      30.      i2482
      31.      i2484
      32.      i2487
  4.   Trademarks
  5. 3Revision History

i2189

OSPI: Controller PHY Tuning Algorithm

Details:

The OSPI controller uses a DQS signal to sample data when the PHY Module is enabled. However, there is an issue in the module which requires that this sample must occur within a window defined by the internal clock. Read operations are subject to external delays, which change with temperature. To ensure valid reads at any temperature, a special tuning algorithm must be implemented which selects the most robust TX, RX, and Read Delay values.

Workaround(s):

The workaround for this bug is described in detail in SPRACT2. To sample data under some PVT conditions, users are required to increment the Read Delay field to shift the internal clock sampling window. This allows sampling of the data anywhere within the data eye. However, this has these side effects:

  1. PHY Pipeline mode must be enabled for all read operations. Because PHY Pipeline mode must be disabled for writes, reads and writes must be handled separately.
  2. Hardware polling of the busy bit is broken when the workaround is in place, so SW polling must be used instead. Writes must occur through DMA accesses, within page boundaries, to prevent interruption from either the host or the flash device. Software must poll the busy bit between page writes. Alternatively, writes can be performed in non-PHY mode with hardware polling enabled.
  3. STIG reads must be padded with extra bytes, and the received data must be right-shifted.