SPRZ582B March   2025  – October 2025 AM62L

 

  1.   1
  2. 1Usage Notes and Advisories Matrices
    1. 1.1 Devices Supported
  3. 2Silicon Usage Notes and Advisories
    1. 2.1 Silicon Usage Notes
      1.      i2330
      2.      i2351
    2. 2.2 Silicon Advisories
      1.      i2189
      2.      i2208
      3.      i2249
      4.      i2253
      5.      i2278
      6.      i2279
      7.      i2310
      8.      i2311
      9.      i2312
      10.      i2493
      11.      i2383
      12.      i2401
      13.      i2409
      14.      i2431
      15.      i2435
      16.      i2461
      17.      i2462
      18.      i2463
      19.      i2464
      20.      i2465
      21.      i2466
      22.      i2467
      23.      i2469
      24.      i2470
      25.      i2471
      26.      i2473
      27.      i2474
      28.      i2160
      29.      i2481
      30.      i2482
      31.      i2484
      32.      i2487
  4.   Trademarks
  5. 3Revision History

i2383

OSPI: 2-byte address is not supported in PHY DDR mode

Details:

When the OSPI controller is configured for 2-byte addressing in PHY DDR Mode, an internal state machine mis-compares the number of address bytes transmitted to a value of 1 (instead of 2). This results in a state machine lockup in the address phase, rendering PHY DDR mode non-operable.

This issue does not occur when using any Tap mode or PHY SDR mode. This issue also doesn't occur when using 4 byte addressing in PHY DDR mode.

Workaround(s):

For compatible OSPI memories that have programmable address byte settings, set the amount of address bytes required from 2 to 4 on the flash. This may involve sending a specific command to change address bytes and/or writing a configuration register on the flash. Once done, update the amount of address bytes sent in the controller settings from 2 to 4.

For compatible OSPI memories that only support 2-byte addressing and cannot be re-programmed, PHY DDR mode will not be compatible with that memory. Alternative modes include:

  • PHY SDR mode
  • TAP (no-PHY) DDR mode
  • TAP (no-PHY) SDR mode