SWRS203D May 2017 – September 2024 AWR1642
PRODUCTION DATA
| FUNCTION | AWR1243 | AWR1443 | AWR1642(1) | AWR1843 | |
|---|---|---|---|---|---|
| Number of receivers | 4 | 4 | 4 | 4 | |
| Number of transmitters | 3 | 3 | 2 | 3 | |
| On-chip memory | — | 576KB | 1.5MB | 2MB | |
| Max I/F (Intermediate Frequency) (MHz) | 15 | 5 | 5 | 10 | |
| Max real/complex 2x sampling rate (Msps) | 37.5 | 12.5 | 12.5 | 25 | |
| Max complex 1x sampling rate (Msps) | 18.75 | 6.25 | 6.25 | 12.5 | |
| Device Security(2) | — | — | Yes | Yes | |
| Processor | |||||
| MCU (R4F) | — | Yes | Yes | Yes | |
| DSP (C674x) | — | — | Yes | Yes | |
| Peripherals | |||||
| Serial Peripheral Interface (SPI) ports | 1 | 1 | 2 | 2 | |
| Quad Serial Peripheral Interface (QSPI) | — | Yes | Yes | Yes | |
| Inter-Integrated Circuit (I2C) interface | — | 1 | 1 | 1 | |
| Controller Area Network (DCAN) interface | — | Yes | Yes | Yes | |
| CAN-FD | — | — | Yes | Yes | |
| Trace | — | — | Yes | Yes | |
| PWM | — | — | Yes | Yes | |
| Hardware In Loop (HIL/DMM) | — | — | Yes | Yes | |
| GPADC | — | Yes | Yes | Yes | |
| LVDS/Debug(3) | Yes | Yes | Yes | Yes | |
| CSI2 | Yes | — | — | — | |
| Hardware accelerator | — | Yes | — | Yes | |
| 1-V bypass mode | Yes | Yes | Yes | Yes | |
| Cascade (20-GHz sync) | — | — | — | — | |
| JTAG | — | Yes | Yes | Yes | |
| Number of Tx that can be simultaneously used | 2 | 2 | 2 | 3(4) | |
| Per chirp configurable Tx phase shifter | — | — | — | Yes | |
| Product status(5) | PRODUCT PREVIEW (PP), ADVANCE INFORMATION (AI), or PRODUCTION DATA (PD) | PD | PD | PD | PD |