Inicio Interfaz Circuitos integrados Ethernet Retardadores, redrivers y mux-búferes Ethernet

TLK1002A

ACTIVO

Transceptor doble de acondicionamiento de señal de 1.0 a 1.3 Gbps

Detalles del producto

Type Retimer Number of channels 2 Input compatibility CMOS Speed (max) (Gbps) 1.3 Protocols Telecom SerDes Operating temperature range (°C) 0 to 70
Type Retimer Number of channels 2 Input compatibility CMOS Speed (max) (Gbps) 1.3 Protocols Telecom SerDes Operating temperature range (°C) 0 to 70
VQFN (RGE) 24 16 mm² 4 x 4
  • Fully Integrated Signal Conditioning
    Transceiver
  • 1.0-1.3 Gbps Operation
  • Low Power CMOS Design (<300 mW)
  • High Differential Output Voltage Swing (1600 mVp-p typical)
  • 400 mVp-p Differential Input Sensitivity
  • High Input Jitter Tolerance 0.606 UI
  • Single 1.8 V Power Supply
  • 2.5 V Tolerant Control Inputs
  • Differential VML Transmit Outputs With No External Components Necessary
  • No External Filter Components Required for PLLs
  • Supports Loop-Back Modes
  • Temperature Rating 0°C to 70°C
  • Small Footprint 4 mm × 4 mm 24-Lead QFN Package
  • APPLICATIONS
    • Resynchronization in Both Directions for 1.25 Gbps Links
    • Repeater for 1.0625 Gbps Applications

  • Fully Integrated Signal Conditioning
    Transceiver
  • 1.0-1.3 Gbps Operation
  • Low Power CMOS Design (<300 mW)
  • High Differential Output Voltage Swing (1600 mVp-p typical)
  • 400 mVp-p Differential Input Sensitivity
  • High Input Jitter Tolerance 0.606 UI
  • Single 1.8 V Power Supply
  • 2.5 V Tolerant Control Inputs
  • Differential VML Transmit Outputs With No External Components Necessary
  • No External Filter Components Required for PLLs
  • Supports Loop-Back Modes
  • Temperature Rating 0°C to 70°C
  • Small Footprint 4 mm × 4 mm 24-Lead QFN Package
  • APPLICATIONS
    • Resynchronization in Both Directions for 1.25 Gbps Links
    • Repeater for 1.0625 Gbps Applications

TLK1002A is a single-chip dual signal conditioning transceiver.

This chip supports data rates from 1.0 Gbps up to 1.3 Gbps. An on-chip clock generation phase-locked loop (PLL) generates the required half-rate clock from an externally applied reference clock. This reference clock equals approximately one tenth of the data rate. It may be off frequency from both received data streams by up to ±200 ppm.

Both data paths are implemented identical. The implemented input buffers provide an input sensitivity of 400 mVp-p differential.

The data paths tolerate up to 0.606 UI total input jitter. Signal retiming is performed by means of phase-locked loop (PLL) circuits. The retimed output signals are fed to VML output buffers, which provide output amplitudes of typical 1600mVp-p differential across the external 2x50 load.

TLK1002A only requires a single 1.8 V supply voltage. Robust design avoids the necessity of special off-chip supply filtering.

Advanced low power CMOS design leads to low power consumption.

TLK1002A is a single-chip dual signal conditioning transceiver.

This chip supports data rates from 1.0 Gbps up to 1.3 Gbps. An on-chip clock generation phase-locked loop (PLL) generates the required half-rate clock from an externally applied reference clock. This reference clock equals approximately one tenth of the data rate. It may be off frequency from both received data streams by up to ±200 ppm.

Both data paths are implemented identical. The implemented input buffers provide an input sensitivity of 400 mVp-p differential.

The data paths tolerate up to 0.606 UI total input jitter. Signal retiming is performed by means of phase-locked loop (PLL) circuits. The retimed output signals are fed to VML output buffers, which provide output amplitudes of typical 1600mVp-p differential across the external 2x50 load.

TLK1002A only requires a single 1.8 V supply voltage. Robust design avoids the necessity of special off-chip supply filtering.

Advanced low power CMOS design leads to low power consumption.

Descargar Ver vídeo con transcripción Video

Documentación técnica

star =Principal documentación para este producto seleccionada por TI
No se encontraron resultados. Borre su búsqueda y vuelva a intentarlo.
Ver todo 1
Tipo Título Fecha
* Data sheet Dual Signal Conditioning Transceiver datasheet 28 jun 2005

Diseño y desarrollo

Para conocer los términos adicionales o los recursos necesarios, haga clic en cualquier título de abajo para ver la página de detalles cuando esté disponible.

Herramienta de simulación

PSPICE-FOR-TI — PSpice® para herramienta de diseño y simulación de TI

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
Herramienta de simulación

TINA-TI — Programa de simulación analógica basado en SPICE

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
Guía del usuario: PDF
Encapsulado Pines Símbolos CAD, huellas y modelos 3D
VQFN (RGE) 24 Ultra Librarian

Pedidos y calidad

Información incluida:
  • RoHS
  • REACH
  • Marcado del dispositivo
  • Acabado de plomo/material de la bola
  • Clasificación de nivel de sensibilidad a la humedad (MSL) / reflujo máximo
  • Estimaciones de tiempo medio entre fallas (MTBF)/fallas en el tiempo (FIT)
  • Contenido del material
  • Resumen de calificaciones
  • Monitoreo continuo de confiabilidad
Información incluida:
  • Lugar de fabricación
  • Lugar de ensamblaje

Soporte y capacitación

Foros de TI E2E™ con asistencia técnica de los ingenieros de TI

El contenido lo proporcionan “tal como está” TI y los colaboradores de la comunidad y no constituye especificaciones de TI. Consulte los términos de uso.

Si tiene preguntas sobre la calidad, el paquete o el pedido de productos de TI, consulte el soporte de TI. ​​​​​​​​​​​​​​

Videos