CDCE62005EVM

CDCE62005EVM 評估模組

CDCE62005EVM

立即訂購

概覽

The CDCE62005 is a high performance clock generator and distributor featuring low output jitter, a high degree of configurability via a SPI interface, and programmable start up modes determined by on-chip EEPROM. Specifically tailored for clocking data converters and high-speed digital signals, the CDCE62005 achieves jitter performance well under 1 ps RMS(1). It incorporates a synthesizer block with partially integrated loop filter, a clock distribution block including programmable output formats, and an input block featuring an innovative smartmultiplexer. The clock distribution block includes five individually programmable outputs that can be configured to provide different combinations of output formats (LVPECL, LVDS, LVCMOS). Each output can also be programmed to a unique output frequency (ranging from 800 kHz to 1.5 GHz (2)) and skew relationship via a programmable delay block. If all outputs are configured in single-ended mode (e.g., LVCMOS), the CDCE62005 supports up to ten outputs. Each output can select one of four clock sources to condition and distribute including any of the three clock inputs or the output of the frequency synthesizer. The input block includes two universal differential inputs which support frequencies up to 500 MHz and an auxiliary single ended input that can be connected to a CMOS level clock or configured to connect to an external crystal via an on board oscillator block. The smart input multiplexer has two modes of operation, manual and automatic. In manual mode, the user selects the synthesizer reference via the SPI interface. In automatic mode, the input multiplexer will automaticallyselect between the highest priority input clock available.

特點
  • Frequency Synthesizer with PLL/VCO and Partially Integrated Loop Filter.
  • Fully Configurable Outputs Including Frequency, Output Format, and Output Skew.
  • Smart Input Multiplexer Automatically Switches Between One of Three Reference Inputs.
  • Multiple Operational Modes Include Clock Generation via Crystal, SERDES Startup Mode, Jitter Cleaning, and Oscillator Holdover Mode
  • Integrated EEPROM Determines Device Configuration at Power-up
  • Excellent Jitter Performance
  • Integrated Frequency Synthesizer including PLL, Multiple VCOs, and Loop Filter:
    • Full Programmability Facilitates Phase Noise Performance Optimization Enabling Jitter Cleaner Mode.
    • Programmable Charge Pump Gain and Loop Filter Settings
    • Unique Dual-VCO Architecture Supports a Wide Tuning Range 1.750 GHz-2.356 GHz
  • Universal Output Blocks Support up to 5 differential, 10 Single-ended, or Combinations of Differential or Single-ended:
    • 1 ps RMS (10 kHz to 20 MHz) Output Jitter Performance
    • Low Output Phase Noise:
    • 130 dBc/Hz at 1MHz offset, Fc = 491.52 MHz
    • Output Frequency Ranges from 4.25 MHz to 1.175GHz in Synthesizer Mode
    • Output Frequency up to 1.5 GHz in Fan-out Mode, LVPECL, LVDS, LVCMOS, and Special High Output Swing Modes
    • Independent Output Dividers Support Divide Ratios from 1-80(1)
    • Independent Coarse Skew Control on all Outputs
  • Flexible Inputs with Innovative Smart Multiplexer Feature:
    • Two Universal Differential Inputs Accept Frequency, Output Format, and Output Skew. Frequencies up to 1500 MHz (LVPECL), 800 MHz (LVDS), or 250 MHz (LVCMOS
    • One Auxiliary Input Accepts Single Ended Clock Source or Crystal. Auxiliary Input Accepts Crystals in the Range of 2 MHz-42 MHz or an LVCMOS Input up to 75 MHz.
    • Clock Generator Mode Using Crystal Input.
    • Smart Input Multiplexer can be configured to Automatically Switch between Highest Priority Clock Source Available Allowing for Fail-safe Operation and Holdover Modes.
  • Typical Power Consumption 1.7W (See Table 44) at 3.3V
  • Integrated EEPROM Stores Default Settings; Therefore, The Device Can Power up in a Known, Predefined State.
  • Offered in QFN-48 Package
  • ESD Protection Exceeds 2kV HBM
  • Industrial Temperature Range -40°C to 85°C

[ What's Included Text ]
USB Cable

時鐘產生器
CDCE62005 具整合式雙 VCO 的 5/10 輸出時脈產生器/抖動消除器
下載 觀看有字幕稿的影片 影片

訂購並開始開發

開發板

CDCE62005EVM — CDCE62005EVM Evaluation Module

支援產品和硬體
有庫存
限制:
TI.com 上缺貨
TI.com 無法提供

CDCE62005EVM CDCE62005EVM Evaluation Module

close
版本: null
發行日期:
支援軟體

SCAC105 — CDCE62005 EVM Control Software Installer

支援產品和硬體

支援產品和硬體

產品
時鐘產生器
CDCE62005 具整合式雙 VCO 的 5/10 輸出時脈產生器/抖動消除器
硬體開發
開發板
CDCE62005EVM CDCE62005EVM 評估模組
下載選項

SCAC105 CDCE62005 EVM Control Software Installer

close
版本: 01.00.00.0F
發行日期: 2013/8/5
產品
時鐘產生器
CDCE62005 具整合式雙 VCO 的 5/10 輸出時脈產生器/抖動消除器
硬體開發
開發板
CDCE62005EVM CDCE62005EVM 評估模組

版本資訊

The design resource accessed as www.ti.com/lit/zip/scac105 or www.ti.com/lit/xx/scac105f/scac105f.zip has been migrated to a new user experience at www.ti.com/tool/download/SCAC105. Please update any bookmarks accordingly.
適用 TI 的評估品項標準條款與條件。

技術文件

找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 2
類型 標題 下載最新的英文版本 日期
證書 CDCE62005EVM EU Declaration of Conformity (DoC) 2019/1/2
使用指南 Low Phase Noise Clock Evaluation Module — up to 1.5 Ghz 2008/11/11

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

以英文檢視所有論壇主題

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援

影片