CDCM7005EVM-CVAL

CDCM7005-SP 評估模組

CDCM7005EVM-CVAL

立即訂購

概覽

The CDCM7005 is a high-performance, low phase noise and low skew clock synchronizer that synchronizes an on-board voltage controlled crystal oscillator (VC(X)O) frequency to an external reference clock. The device operates up to 2 GHz. The PLL loop bandwidth and damping factor can be adjusted to meet different system requirements by selecting the external VC(X)O, loop filter components, frequency for PFD, and charge pump current. Each of the five differential LVPECL and five LVCMOS pair outputs can be programmed by a serial peripheral interface (SPI). The SPI allows individual control of the frequency and enable/disable state of each output. As the system requires external components like a loop filter and VC(X)O, this EVM provides an easy method to evaluate and modify the performance and parameters of the clock system in conjunction with the specific customer application. Loop bandwidth can be selected as low as 10 Hz or less, allowing the device to clean the system's clock jitter. In non PLL mode, the CDCM7005 can be used as a simple LVPECL or LVCMOS buffer with divider options.

Note: This EVM contains Pb, a necessary component for QML parts

特點
  • High Performance LVPECL and LVCMOS PLL Clock Synchronizer
  • Two Reference Clock Inputs (Primary and Secondary Clock) for Redundancy Support With Manual or Automatic Selection
  • Accepts LVCMOS Input Frequencies Up to 200 MHzVCXO_IN Clock is Synchronized to One of the Two Reference Clocks
  • VCXO_IN Frequencies Up to 2 GHz (LVPECL)
  • Outputs Can Be a Combination of LVPECL and LVCMOS (Up to Five Differential LVPECL Outputs or Up to 10 LVCMOS Outputs)
  • Output Frequency is Selectable by x1, /2, /3, /4, /6, /8, /16 on Each Output Individually
  • Efficient Jitter Cleaning From Low PLL Loop Bandwidth
  • Low Phase Noise PLL Core
  • Programmable Phase Offset (PRI_REF and SEC_REF to Outputs)
  • Wide Charge Pump Current Range From 200 µA to 3 mA
  • Dedicated Charge Pump Supply (VCC_CP) for Wide Tuning Voltage Range VCOs
  • Presets Charge Pump to VCC_CP/2 for Fast Center Frequency Setting of VC(X)O
  • Analog and Digital PLL Lock Indication
  • Provides VBB Bias Voltage Output for Single-Ended Input Signals (VCXO_IN)
  • Frequency Hold Over Mode Improves Fail-Safe Operation
  • Power-Up Control Forces LVPECL Outputs to 3-State at VCC < 1.5 V
  • SPI Controllable Device Setting
  • 3.3-V Power Supply
  • High-Performance 52 Pin Ceramic Quad Flat Pack (HFG)
  • Rad-Tolerant : 50kRad (Si) TID
  • QML-V Qualified, SMD 5962-07230
  • Military Temperature Range (–55°C to 125°C Tcase)
時鐘抖動清除器
CDCM7005-SP 抗輻射保證 (RHA) 3.3-V 高性能時脈抖動清除器和同步器
下載 觀看有字幕稿的影片 影片

訂購並開始開發

開發板

CDCM7005EVM-CVAL — CDCM7005-SP Evaluation Module

支援產品和硬體
有庫存
限制:
TI.com 上缺貨
TI.com 無法提供

CDCM7005EVM-CVAL CDCM7005-SP Evaluation Module

close
版本: null
發行日期:
開發模組 (EVM) 的 GUI

SGLC002 — CDCM7005-SP EVM GUI

支援產品和硬體

支援產品和硬體

產品
時鐘抖動清除器
CDCM7005-SP 抗輻射保證 (RHA) 3.3-V 高性能時脈抖動清除器和同步器
硬體開發
開發板
CDCM7005EVM-CVAL CDCM7005-SP 評估模組
下載選項

SGLC002 CDCM7005-SP EVM GUI

close
版本: 01.00.00.00
發行日期: 2018/7/10
lock = 需要匯出核准 (1 分鐘)
產品
時鐘抖動清除器
CDCM7005-SP 抗輻射保證 (RHA) 3.3-V 高性能時脈抖動清除器和同步器
硬體開發
開發板
CDCM7005EVM-CVAL CDCM7005-SP 評估模組

版本資訊

The design resource accessed as www.ti.com/lit/zip/sglc002 or www.ti.com/lit/xx/sglc002/sglc002.zip has been migrated to a new user experience at www.ti.com/tool/download/SGLC002. Please update any bookmarks accordingly.
適用 TI 的評估品項標準條款與條件。

技術文件

star
= TI 所選的重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 1
類型 標題 下載最新的英文版本 日期
* EVM User's guide CDCM7005EVM-CVAL Evaluation Module (EVM) User's Guide 2018/9/11

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

以英文檢視所有論壇主題

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援