JAJSL68A April 2021 – February 2022 TPS23882B
PRODUCTION DATA
COMMAND = 06h with 1 Data Byte, Read only
COMMAND = 07h with 1 Data Byte, Clear on Read
Active high, each bit corresponds to a particular event that occurred.
Each bit xxx1-4 represents an individual channel.
A read at each location (06h or 07h) returns the same register data with the exception that the Clear on Read command clears all bits of the register. These bits are cleared when channel-n is turned off.
If this register is causing the INT pin to be activated, this Clear on Read will release the INT pin.
Any active bit will have an impact on the Interrupt register as indicated in the Interrupt register description.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DISF4 | DISF3 | DISF2 | DISF1 | PCUT4 | PCUT3 | PCUT2 | PCUT1 |
R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |
CR-0 | CR-0 | CR-0 | CR-0 | CR-0 | CR-0 | CR-0 | CR-0 |
LEGEND: R/W = Read/Write; R = Read only; ; CR = Clear on Read, -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7–4 | DISF4–DISF1 | R or CR | 0 | Indicates that a disconnect event occurred.
1 = Disconnect event occurred 0 = No disconnect event occurred |
3–0 | PCUT4–PCUT1 | R or CR | 0 | Indicates that a tOVLD Fault occurred.
1 = tOVLD Fault occurred 0 = No tOVLD Fault occurred |
Clearing a PCUT event has no impact on the TLIM or TOVLD counters.