JAJSNG4B January   2015  – January 2022 TPS65251-1 , TPS65251-2 , TPS65251-3

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics for Buck 1
    7. 6.7 Typical Characteristics for Buck 2
    8. 6.8 Typical Characteristics for Buck 3
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Adjustable Switching Frequency
      2. 7.3.2  Synchronization
      3. 7.3.3  Out-of-Phase Operation
      4. 7.3.4  Delayed Start-Up
      5. 7.3.5  Soft-Start Time
      6. 7.3.6  Adjusting the Output Voltage
      7. 7.3.7  Input Capacitor
      8. 7.3.8  Bootstrap Capacitor
      9. 7.3.9  Error Amplifier
      10. 7.3.10 Slope Compensation
      11. 7.3.11 Power Good
      12. 7.3.12 3.3-V and 6.5-V LDO Regulators
      13. 7.3.13 Current Limit Protection
      14. 7.3.14 Overvoltage Transient Protection (OVP)
      15. 7.3.15 Thermal Shutdown
    4. 7.4 Device Functional Modes
      1. 7.4.1 Low-Power/Pulse Skipping Operation
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1  Loop Compensation Circuit
        2. 8.2.2.2  Selecting the Switching Frequency
        3. 8.2.2.3  Output Inductor Selection
        4. 8.2.2.4  Output Capacitor
        5. 8.2.2.5  Input Capacitor
        6. 8.2.2.6  Soft-Start Capacitor
        7. 8.2.2.7  Bootstrap Capacitor Selection
        8. 8.2.2.8  Adjustable Current Limiting Resistor Selection
        9. 8.2.2.9  Output Voltage and Feedback Resistors Selection
        10. 8.2.2.10 Compensation
        11. 8.2.2.11 3.3-V and 6.5-V LDO Regulators
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Receiving Notification of Documentation Updates
    2. 11.2 サポート・リソース
    3. 11.3 Trademarks
    4. 11.4 Electrostatic Discharge Caution
    5. 11.5 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Electrical Characteristics

TJ = –40°C to 125°C, VIN = 12 V, ƒSW = 500 Hz (unless otherwise noted)
PARAMETERTEST CONDITIONSMINTYPMAXUNIT
INPUT SUPPLY UVLO AND INTERNAL SUPPLY VOLTAGE
VINInput voltage range4.518V
IDDSDNShutdownEN pin = Low for all converters175µA
IDDQQuiescent, low power disabled (Lo)Converters enabled, no load
Buck 1 = 3.3 V, Buck 2 = 2.5 V, Buck 3 = 7.5 V,
L = 4.7 µH , ƒSW = 800 kHz
20mA
IDDQ_LOW_PQuiescent, low power enabled (Hi)Converters enabled, no load
Buck 1 = 3.3 V, Buck 2 = 2.5 V, Buck 3 = 7.5 V,
L = 4.7 µH , ƒSW = 800 kHz
1mA
UVLOVINVIN undervoltage lockoutRising VIN4.22V
Falling VIN4.1
UVLODEGLITCHBoth edges110µs
V3p3Internal biasing supply3.3V
V7VInternal biasing supply6.25V
V7VUVLOUVLO for internal V7V railRising V7V3.8V
Falling V7V3.6
V7VUVLO_DEGLITCHFalling edge110µs
BUCK CONVERTERS (ENABLE CIRCUIT, CURRENT LIMIT, SOFT START, SWITCHING FREQUENCY AND SYNC CIRCUIT, LOW POWER MODE)
VIHEnable threshold highExternal GPIO mode, V3p3 = 3.2 to 3.4 V0.66 x V3p3V
Enable high levelV3p3 = 3.2 to 3.4 V, VENX rising1.551.671.82
VILEnable threshold lowExternal GPIO mode, V3p3 = 3.2 to 3.4 V0.33 x V3p3V
Enable low levelV3p3 = 3.2 to 3.4 V, VENX falling0.981.101.24
REN_DISEnable discharge resistor–25%2.125%
ICHENPullup current enable pin1.1µA
tDDischarge time enable pinsPower-up10ms
ISSSoft-start pin current source5µA
FSW_BKConverter switching frequency rangeSet externally with resistor0.32.2MHz
RFSWFrequency setting resistorDepending on set frequency50600kΩ
ƒSW_TOLInternal oscillator accuracyƒSW = 800 kHz–10%10%
VSYNCHExternal clock threshold highV3p3 = 3.3 V1.24V
VSYNCLExternal clock threshold lowV3p3 = 3.3 V1.55V
SYNCRANGESynchronization range0.22.2MHz
SYNCCLK_MINSync signal minimum duty cycle40%
SYNCCLK_MAXSync signal maximum duty cycle60%
VIHLOW_PLow power mode threshold highV3p3 = 3.3 V, VENX rising1.55V
VILLOW_PLow power mode threshold LowV3p3 = 3.3 V, VENX falling1.24V
FEEDBACK, REGULATION, OUTPUT STAGE
VFBFeedback voltageVIN = 12 V, TJ = 25°C–1%0.81%V
VIN = 4.5 to 18 V–2%0.82%
IFBFeedback leakage current50nA
tON_MINMinimum on-time
(current sense blanking) to specify output regulation
70100ns
RLIM1Limit resistance rangeVIN = 12 V, ƒSW = 500 kHz75300
RLIM2,3Limit resistance rangeVIN = 12 V, ƒSW = 500 kHz1.15.1A
ILIM1Buck1 current limit rangeVIN = 12 V, ƒSW = 500 kHz100300
ILIM2Buck2 current limit rangeVIN = 12 V, ƒSW = 500 kHz1.24.1A
ILIM3Buck3 current limit rangeVIN = 12 V, ƒSW = 500 kHz1.24.1A
MOSFET (BUCK 1)
H.S. SwitchTurn-on resistance high-side FET on CH1BOOT = 6.5 V, TJ = 25°C95mΩ
L.S. SwitchTurn-on resistance low-side FET on CH1VIN = 12 V, TJ = 25°C50mΩ
MOSFET (BUCK 2)
H.S. SwitchTurn-on resistance high-side FET on CH2BOOT = 6.5 V, TJ = 25°C120mΩ
L.S. SwitchTurn-on resistance low-side FET on CH2VIN = 12 V, TJ = 25°C80mΩ
MOSFET (BUCK 3)
H.S. SwitchTurn-on resistance high-side FET on CH3BOOT = 6.5 V, TJ = 25°C120mΩ
L.S. SwitchTurn-on resistance low-side FET on CH3VIN = 12 V, TJ = 25°C80mΩ
ERROR AMPLIFIER
gMError amplifier transconductance–2 µA < ICOMP < 2 µA130µmhos
gmPSCOMP to ILX gMILX = 0.5 A10A/V
POWER GOOD RESET GENERATOR
VUVBUCKXThreshold voltage for buck under voltageOutput falling85%
Output rising (PG is asserted)90%
tUV_deglitchDeglitch time (both edges)Each buck11ms
tON_HICCUPHiccup mode ON timeVUVBUCKX asserted13ms
tOFF_HICCUPHiccup mode OFF timeAll converters disabled. After tOFF_HICCUP elapses, all converters go through sequencing again.11ms
VOVBUCKXThreshold voltage for buck over voltageOutput rising (high-side FET is forced off)106%
Output falling (high-side FET is allowed to switch)104%
tRPMinimum reset periodTPS65251-11000ms
TPS65251-232
TPS65251-3256
THERMAL SHUTDOWN
TTRIPThermal shutdown trip pointRising temperature160 °C
THYSTThermal shutdown hysteresisDevice restarts20°C
tTRIP_DEGLITCHThermal shutdown deglitch100120µs