TPS3813

활성

프로그래머블 윈도우 워치독을 갖춘 전압 통제기(리셋 IC)

제품 상세 정보

Number of supplies monitored 1 Threshold voltage 1 (typ) (V) 2.25, 2.64, 2.93, 4.55 Features Undervoltage monitor only, Watchdog timer, Window watchdog Reset threshold accuracy (%) 2.4 Iq (typ) (mA) 0.009 Output driver type/reset output Active-low, Open-drain Time delay (ms) 25 Supply voltage (min) (V) 2 Supply voltage (max) (V) 6 Rating Catalog Watchdog timer WDI (s) Programmable Operating temperature range (°C) -40 to 85
Number of supplies monitored 1 Threshold voltage 1 (typ) (V) 2.25, 2.64, 2.93, 4.55 Features Undervoltage monitor only, Watchdog timer, Window watchdog Reset threshold accuracy (%) 2.4 Iq (typ) (mA) 0.009 Output driver type/reset output Active-low, Open-drain Time delay (ms) 25 Supply voltage (min) (V) 2 Supply voltage (max) (V) 6 Rating Catalog Watchdog timer WDI (s) Programmable Operating temperature range (°C) -40 to 85
SOT-23 (DBV) 6 8.12 mm² 2.9 x 2.8
  • Window-watchdog with programmable delay and window ratio
  • 6-Pin SOT-23 package
  • Supply current of 9 µA (Typical)
  • Power-on reset generator with a fixed delay time of 25 ms
  • Precision supply voltage monitor (VIT): 2.5 V, 3 V, 3.3 V, and 5 V
  • Open-drain reset output
  • Temperature range:  –40°C to 85°C
  • Window-watchdog with programmable delay and window ratio
  • 6-Pin SOT-23 package
  • Supply current of 9 µA (Typical)
  • Power-on reset generator with a fixed delay time of 25 ms
  • Precision supply voltage monitor (VIT): 2.5 V, 3 V, 3.3 V, and 5 V
  • Open-drain reset output
  • Temperature range:  –40°C to 85°C

The TPS3813xxx family of supervisory circuits provide circuit initialization and timing supervision, primarily for DSPs and processor-based systems.

During power on, RESET is asserted when supply voltage (VDD) becomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDD and keeps RESET active as long as VDD remains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time, td = 25 ms typical, starts after VDD has risen above the threshold voltage (VIT). When the supply voltage drops below the threshold voltage (VIT), the output becomes active (low) again. No external components are required. All the devices of this family have a fixed-sense threshold voltage (VIT) set by an internal voltage divider.

For safety critical applications the TPS3813xxx family incorporates a so-called window-watchdog with programmable delay and window ratio. The upper limit of the watchdog time-out can be set by either connecting WDT to GND, VDD, or using an external capacitor. The lower limit and thus the window ratio is set by connecting WDR to GND or VDD. The supervised processor now needs to trigger the TPS3813xxx within this window not to assert a RESET.

The product spectrum is designed for supply voltages of 2.5 V, 3 V, 3.3 V, and 5 V. The circuits are available in a 6-pin SOT-23 package.

The TPS3813xxx devices are characterized for operation over a temperature range of –40°C to 85°C.

The TPS3813xxx family of supervisory circuits provide circuit initialization and timing supervision, primarily for DSPs and processor-based systems.

During power on, RESET is asserted when supply voltage (VDD) becomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDD and keeps RESET active as long as VDD remains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time, td = 25 ms typical, starts after VDD has risen above the threshold voltage (VIT). When the supply voltage drops below the threshold voltage (VIT), the output becomes active (low) again. No external components are required. All the devices of this family have a fixed-sense threshold voltage (VIT) set by an internal voltage divider.

For safety critical applications the TPS3813xxx family incorporates a so-called window-watchdog with programmable delay and window ratio. The upper limit of the watchdog time-out can be set by either connecting WDT to GND, VDD, or using an external capacitor. The lower limit and thus the window ratio is set by connecting WDR to GND or VDD. The supervised processor now needs to trigger the TPS3813xxx within this window not to assert a RESET.

The product spectrum is designed for supply voltages of 2.5 V, 3 V, 3.3 V, and 5 V. The circuits are available in a 6-pin SOT-23 package.

The TPS3813xxx devices are characterized for operation over a temperature range of –40°C to 85°C.

다운로드 스크립트와 함께 비디오 보기 동영상

관심 가지실만한 유사 제품

open-in-new 대안 비교
비교 대상 장치와 유사한 기능
TPS3850 활성 윈도우 워치독 타이머 및 프로그래머블 지연을 갖춘 OV 및 UV 모니터링을 위한 정밀 윈도우 통제기 Integrated window watchdog and window voltage monitoring option with enhanced accuracy (0.8%)
TPS3852 활성 프로그래머블 윈도우 워치독 타이머를 지원하는 고정밀 전압 통제기 Enhanced accuracy (0.8%) with manual-reset feature

기술 문서

star =TI에서 선정한 이 제품의 인기 문서
검색된 결과가 없습니다. 검색어를 지우고 다시 시도하십시오.
모두 보기9
유형 직함 날짜
* Data sheet TPS3813xxx Family Processor Supervisory Circuits With Window-Watchdog datasheet (Rev. I) PDF | HTML 2021/09/09
Application note Voltage Supervisors (Reset ICs): Frequently Asked Questions (FAQs) (Rev. A) 2020/03/17
Selection guide Voltage Supervisors (Reset ICs) Quick Reference Guide (Rev. H) 2020/02/28
E-book Voltage Supervisor and Reset ICs: Tips, Tricks and Basics 2019/06/28
EVM User's guide TPS3813XXXEVM for Processor Voltage Supervisor User's Guide 2016/09/30
Application note Window Watchdog Calculator for TPS3813 Voltage Supervisors (Rev. A) 2016/09/13
Technical article Why monitoring voltages matters PDF | HTML 2015/06/17
Application note Choosing an Appropriate Pull-up/Pull-down Resistor for Open Drain Outputs 2011/09/19
Application note All Window Watchdog Supervisors 2009/09/09

설계 및 개발

추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.

평가 보드

TPS3813Q1EVM — 윈도우 워치독을 지원하는 TPS3813-Q1 프로세서 감시 회로용 평가 모듈

The TPS3813-Q1 device is a processor supervisory circuit with watchdog functionality for applications that use DSPs, microcontrollers (MCUs) or microprocessors, or are safety critical. The incorporated window watchdog allows for programmable delay and window ratio that can realease a (...)
사용 설명서: PDF
TI.com에서 구매할 수 없습니다
시뮬레이션 툴

PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®

TI용 PSpice®는 아날로그 회로의 기능을 평가하는 데 사용되는 설계 및 시뮬레이션 환경입니다. 완전한 기능을 갖춘 이 설계 및 시뮬레이션 제품군은 Cadence®의 아날로그 분석 엔진을 사용합니다. 무료로 제공되는 TI용 PSpice에는 아날로그 및 전력 포트폴리오뿐 아니라 아날로그 행동 모델에 이르기까지 업계에서 가장 방대한 모델 라이브러리 중 하나가 포함되어 있습니다.

TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
패키지 다운로드
SOT-23 (DBV) 6 옵션 보기

주문 및 품질

포함된 정보:
  • RoHS
  • REACH
  • 디바이스 마킹
  • 납 마감/볼 재질
  • MSL 등급/피크 리플로우
  • MTBF/FIT 예측
  • 물질 성분
  • 인증 요약
  • 지속적인 신뢰성 모니터링
포함된 정보:
  • 팹 위치
  • 조립 위치

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요. ​​​​​​​​​​​​​​

동영상