產品詳細資料

Digital audio interface DSP, SMART TDM Analog inputs 3 Analog outputs 1 Sampling rate (max) (kHz) 26 Rating Catalog ADC SNR (typ) (dB) 84 DAC SNR (typ) (dB) 92 Operating temperature range (°C) -40 to 85
Digital audio interface DSP, SMART TDM Analog inputs 3 Analog outputs 1 Sampling rate (max) (kHz) 26 Rating Catalog ADC SNR (typ) (dB) 84 DAC SNR (typ) (dB) 92 Operating temperature range (°C) -40 to 85
TSSOP (DBT) 30 49.92 mm² 7.8 x 6.4
  • C54x Software Driver Available
  • 16-Bit Oversampling Sigma-Delta A/D Converter
  • 16-Bit Oversampling Sigma-Delta D/A Converter
  • Support Maximum Master Clock of 100 MHz to Allow DSPs Output Clock to Be Used as Master Clock
  • Selectable FIR/IIR Filter With Bypassing Option
  • Programmable Sampling Rate up to:
    • Max 26 KSPS With On-Chip IIR/FIR Filter
    • Max 104 KSPS With IIR/FIR Bypassed
  • On-Chip FIR Produced 84-dB SNR for ADC and 91-dB SNR for DAC Over 13-kHz BW
  • External DSPs IIR/FIR for a Final Sampling Rate of 8 Ksps (IIR/FIR Bypassed) Produced 87-dB SNR for ADC and 92-dB SNR for DAC.
  • Smart Time Division Multiplexed Serial Port (SMARTDM)
    • Glueless 4-Wire Interface to DSP
    • Automatic Cascade Detection (ACD) Self-Generates Master/Slave Device Addresses
    • Programming Mode to Allow On-the-Fly Reconfiguration
    • Continuous Data Transfer Mode to Support DSP’s DMA/Autobuffering Mode
    • Turbo Mode to Maximize Bit Clock for Faster Data Transfer and Higher Data Bandwidth
    • Total Number of Time Slots Dynamically Proportional to Number of Codecs in the Cascade to Eliminate Unused Time Slots and Optimize DSP Memory Allocation
    • Allows up to 16 Codecs to Be Connected to a Single Serial Port
  • Host Port
    • 2-Wire Interface
    • Selectable I2C or S2C
  • Differential and Single-Ended Analog Input/Output
  • Built-In Functions:
    • Sidetone
    • Antialiasing Filter (AAF)
    • Programmable Input and Output Gain Control (PGA)
    • Microphone Amplifiers
    • Power Management With Hardware/Software Power-Down Modes 30 uW
  • Separate Software Control for ADC and DAC Power Down
  • Fully Compatible With TI C54x DSP Power Supplies
    • 1.65-V–1.95-V Digital Core Power
    • 1.1-V–3.6-V Digital I/O
    • 2.7-V–3.6-V Analog
  • Power Dissipation (PD) 10 mW at 3 V in Standard Operation
  • Internal Reference Voltage (Vref)
  • 2s Complement Data Format
  • Test Mode Which Includes Digital Loopback and Analog Loopback

SMARTDM is a trademark of Texas Instruments.

NOTE: This product temporarily requires a waiver signed by the customer before orders can be shipped. A product notification sheet is provided in the data sheets. Please send email to shipping-waivers@list.ti.com for details.

  • C54x Software Driver Available
  • 16-Bit Oversampling Sigma-Delta A/D Converter
  • 16-Bit Oversampling Sigma-Delta D/A Converter
  • Support Maximum Master Clock of 100 MHz to Allow DSPs Output Clock to Be Used as Master Clock
  • Selectable FIR/IIR Filter With Bypassing Option
  • Programmable Sampling Rate up to:
    • Max 26 KSPS With On-Chip IIR/FIR Filter
    • Max 104 KSPS With IIR/FIR Bypassed
  • On-Chip FIR Produced 84-dB SNR for ADC and 91-dB SNR for DAC Over 13-kHz BW
  • External DSPs IIR/FIR for a Final Sampling Rate of 8 Ksps (IIR/FIR Bypassed) Produced 87-dB SNR for ADC and 92-dB SNR for DAC.
  • Smart Time Division Multiplexed Serial Port (SMARTDM)
    • Glueless 4-Wire Interface to DSP
    • Automatic Cascade Detection (ACD) Self-Generates Master/Slave Device Addresses
    • Programming Mode to Allow On-the-Fly Reconfiguration
    • Continuous Data Transfer Mode to Support DSP’s DMA/Autobuffering Mode
    • Turbo Mode to Maximize Bit Clock for Faster Data Transfer and Higher Data Bandwidth
    • Total Number of Time Slots Dynamically Proportional to Number of Codecs in the Cascade to Eliminate Unused Time Slots and Optimize DSP Memory Allocation
    • Allows up to 16 Codecs to Be Connected to a Single Serial Port
  • Host Port
    • 2-Wire Interface
    • Selectable I2C or S2C
  • Differential and Single-Ended Analog Input/Output
  • Built-In Functions:
    • Sidetone
    • Antialiasing Filter (AAF)
    • Programmable Input and Output Gain Control (PGA)
    • Microphone Amplifiers
    • Power Management With Hardware/Software Power-Down Modes 30 uW
  • Separate Software Control for ADC and DAC Power Down
  • Fully Compatible With TI C54x DSP Power Supplies
    • 1.65-V–1.95-V Digital Core Power
    • 1.1-V–3.6-V Digital I/O
    • 2.7-V–3.6-V Analog
  • Power Dissipation (PD) 10 mW at 3 V in Standard Operation
  • Internal Reference Voltage (Vref)
  • 2s Complement Data Format
  • Test Mode Which Includes Digital Loopback and Analog Loopback

SMARTDM is a trademark of Texas Instruments.

NOTE: This product temporarily requires a waiver signed by the customer before orders can be shipped. A product notification sheet is provided in the data sheets. Please send email to shipping-waivers@list.ti.com for details.

The TLV320AIC15 implements the smart time division multiplexed serial port (SMARTDM™). This is TI’s design innovation to optimize DSP performance with its most advanced synchronous serial port in TDM format for glue-free interface to popular DSPs (i.e., C5x, C6x) and microcontrollers. The SMARTDM supports both continuous data transfer mode and on-the-fly reconfiguration programming mode. SMARTDM maximizes the bandwidth of data transfer between the TLV320AIC15 DSP codec and the DSP. In normal operation, it automatically detects the number of codecs in the serial interface and adjusts the number of time slots to match the number of codecs so that no time slot in the TDM frame is wasted. In the turbo mode, it maintains the same number of time slots but maximizes the bit transferred rate to 25 MHz to give the DSP more bandwidth to process other tasks in the same sampling period. The SMARTDM technology allows up to 16 codecs to share a single 4-wire serial bus.

The TLV320AIC15 also provides a flexible host port. The host port interface is a two-wire serial interface that can be programmed to be either an industrial standard I2C or a simple S2C (start-stop communication protocol).

The TLV320AIC15 also integrates all of the critical functions needed for most voice-band applications including MIC preamp, handset/headset preamps, antialiasing filter (AAF), input/output programmable gain amplifier (PGA), and selectable low-pass IIR/FIR filters.

The TLV320AIC15 implements an extensive power management; including device power-down, independent software control for turning off ADC, DAC, op-amps, and IIR/FIR filter (bypassable) to maximize system power conservation. The TLV320AIC15 consumes only 10 mW at 3 V.

The TLV320AIC15’s low power operation from 2.7-V to 3.6-V for analog and I/O and 1.65 V to 1.95 V for digital core power supplies, along with extensive power management, make it ideal for portable applications including wireless accessories, hands free car kits, VOIP, cable modem, and speech processing. Its low group delay characteristic makes it suitable for single or multichannel active control applications.

The wide range of low-voltage I/O (1.1 V–3.6 V) enables the AIC15 to interface with a single power supply, or with dual power supplies for mixed low-voltage DSP systems such as the TMS320UC54x. This feature eliminates the need for external level-shifting and reduces power consumption.

The TLV320AIC15 is characterized for commercial operation from 0°C to 70°C and industrial operation from –40°C to 85°C.

The TLV320AIC15 implements the smart time division multiplexed serial port (SMARTDM™). This is TI’s design innovation to optimize DSP performance with its most advanced synchronous serial port in TDM format for glue-free interface to popular DSPs (i.e., C5x, C6x) and microcontrollers. The SMARTDM supports both continuous data transfer mode and on-the-fly reconfiguration programming mode. SMARTDM maximizes the bandwidth of data transfer between the TLV320AIC15 DSP codec and the DSP. In normal operation, it automatically detects the number of codecs in the serial interface and adjusts the number of time slots to match the number of codecs so that no time slot in the TDM frame is wasted. In the turbo mode, it maintains the same number of time slots but maximizes the bit transferred rate to 25 MHz to give the DSP more bandwidth to process other tasks in the same sampling period. The SMARTDM technology allows up to 16 codecs to share a single 4-wire serial bus.

The TLV320AIC15 also provides a flexible host port. The host port interface is a two-wire serial interface that can be programmed to be either an industrial standard I2C or a simple S2C (start-stop communication protocol).

The TLV320AIC15 also integrates all of the critical functions needed for most voice-band applications including MIC preamp, handset/headset preamps, antialiasing filter (AAF), input/output programmable gain amplifier (PGA), and selectable low-pass IIR/FIR filters.

The TLV320AIC15 implements an extensive power management; including device power-down, independent software control for turning off ADC, DAC, op-amps, and IIR/FIR filter (bypassable) to maximize system power conservation. The TLV320AIC15 consumes only 10 mW at 3 V.

The TLV320AIC15’s low power operation from 2.7-V to 3.6-V for analog and I/O and 1.65 V to 1.95 V for digital core power supplies, along with extensive power management, make it ideal for portable applications including wireless accessories, hands free car kits, VOIP, cable modem, and speech processing. Its low group delay characteristic makes it suitable for single or multichannel active control applications.

The wide range of low-voltage I/O (1.1 V–3.6 V) enables the AIC15 to interface with a single power supply, or with dual power supplies for mixed low-voltage DSP systems such as the TMS320UC54x. This feature eliminates the need for external level-shifting and reduces power consumption.

The TLV320AIC15 is characterized for commercial operation from 0°C to 70°C and industrial operation from –40°C to 85°C.

下載 觀看有字幕稿的影片 影片

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 6
類型 標題 日期
* Data sheet SMARTDM? Low Power, Low Voltage, 1.1-V to 3.6-V I/O 16-Bit, 26-KSPS Codec datasheet (Rev. A) 2002年 5月 3日
* Errata TLV320AIC12/13/14/15 Errata 2004年 1月 9日
Application note Common Sample Rate Selection For TLV320AIC12/13/14/15/20/21/24/25 Codecs 2003年 4月 30日
Application note Interfacing the TLV320AIC12/13/14/15 Codec to the TMS320C5402? DSP 2002年 10月 24日
User guide DSP - CODEC Development Platform 2002年 9月 26日
Application note TLV320AIC12/13/14/15 CODEC Operating Under Stand-Alone Slave Mode 2002年 5月 16日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

模擬工具

PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
封裝 引腳 下載
TSSOP (DBT) 30 檢視選項

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 資格摘要
  • 進行中可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片