SBASAL0A August 2025 – October 2025 ADC34RF72
PRODUCTION DATA
To maximize the SNR performance of the ADC, a very low jitter (< 50fs) sampling clock is required. Figure 8-2 shows the estimated SNR performance vs input frequency vs external clock jitter. The internal ADC aperture jitter also has some dependency to the clock amplitude (gets more sensitive with higher input frequency) as shown in Figure 8-3. When using averaging and/or decimation, the SNR for a single ADC core should be estimated first before adding the SNR improvement from internal averaging and/or decimation.