The device includes several different digital
features in the digital signal processing block:
- 12-bit fractional delay with
one sampling clock cycle range and a delay step size equal to
1/(212* tCLK)
- Programmable FIR filter for
equalization with up to 96-taps per channel
- Multiple digital down
converters (DDCs) supporting decimation factors of /2, /3 and /5 up to
/32768
- Additional programmable FIR
filter for equalization post decimation