SBASAP4 April 2025 ADC3664-EP , ADC3664-SEP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The ADC3664-xEP is a low noise, ultra-low power 14-bit high-speed dual channel ADC supporting sampling rates up to 125MSPS. The device offers good DC precision together with IF sampling support. Making the device designed for a wide range of applications. The ADC3664-xEP is equipped with an on-chip internal reference option, but also supports the use of an external, high precision 1.6V voltage reference or an external 1.2V reference which is buffered and gained up internally. Because of the inherent low latency architecture, the digital output result is available after as low as one clock cycle on the digital output interface.
An optional programmable digital down converter enables external anti-alias filter relaxation as well as output data rate reduction. The digital filter provides a 32-bit programmable NCO and supports both real or complex decimation.
The ADC3664-xEP uses a serial LVDS (SLVDS) interface to output the data which minimizes the number of digital interconnects. The device supports a two-lane (2-wire), a one-lane (1-wire) and a half-lane (1/2-wire) option. The ADC3664-xEP includes a digital output formatter which supports output resolutions from 14 to 20-bit.
The device features and control options are set up either through pin configurations or via SPI register writes.