SBASAD1A December 2023 – May 2024 ADC3910D025 , ADC3910D065 , ADC3910D125 , ADC3910S025 , ADC3910S065 , ADC3910S125
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| DC ACCURACY (25 MSPS) | ||||||
| No missing codes | No missing codes | 10 | bits | |||
| DNL | Differential nonlinearity | -0.95 | ±0.4 | 2.1 | LSB | |
| INL | Integral nonlinearity | -2 | ±0.5 | 2.1 | LSB | |
| VOS_ERR | Offset error | -2.75 | ±1 | 2.75 | LSB | |
| VOS_DRIFT | Offset drift over temperature | 0.001 | LSB/ºC | |||
| GAINERR | Gain error | External Reference | -2.25 | ±0.2 | 2.25 | %FSR |
| Internal Reference | ±0.8 | %FSR | ||||
| GAINDRIFT | Gain drift over temperature | External Reference | -35 | ppm/ºC | ||
| Internal Reference | -102 | ppm/ºC | ||||
| DC ACCURACY (65 MSPS) | ||||||
| No missing codes | No missing codes | 10 | bits | |||
| DNL | Differential nonlinearity | -0.95 | ±0.4 | 2.1 | LSB | |
| INL | Integral nonlinearity | -2 | ±0.5 | 2.1 | LSB | |
| VOS_ERR | Offset error | -2.75 | ±1 | 2.75 | LSB | |
| VOS_DRIFT | Offset drift over temperature | 0.001 | LSB/ºC | |||
| GAINERR | Gain error | External Reference | -2.25 | ±0.2 | 2.25 | %FSR |
| Internal Reference | ±0.8 | %FSR | ||||
| GAINDRIFT | Gain drift over temperature | External Reference | -35 | ppm/ºC | ||
| Internal Reference | -102 | ppm/ºC | ||||
| DC ACCURACY (125 MSPS) | ||||||
| No missing codes | No missing codes | 10 | bits | |||
| DNL | Differential nonlinearity | -0.95 | ±0.4 | 2.1 | LSB | |
| INL | Integral nonlinearity | -2 | ±0.5 | 2.1 | LSB | |
| VOS_ERR | Offset error | -2.75 | ±1 | 2.75 | LSB | |
| VOS_DRIFT | Offset drift over temperature | 0.001 | LSB/ºC | |||
| GAINERR | Gain error | External Reference | -2.25 | ±0.3 | 2.25 | %FSR |
| Internal Reference | ±0.8 | %FSR | ||||
| GAINDRIFT | Gain drift over temperature | External Reference | -35 | ppm/ºC | ||
| Internal Reference | -102 | ppm/ºC | ||||
| ADC ANALOG INPUT (INAP/M, INBP/M) | ||||||
| FS | Input full scale | Differential | 1.9 | Vpp | ||
| Single-ended | 0.95 | Vpp | ||||
| CIN | Differential input Capacitance | FIN = 100 kHz | 7 | pF | ||
| VCM | Input common mode voltage | VOCM - 50mV | 1.275 | VOCM + 50mV | V | |
| VOCM | Output common mode voltage | 1.25 | V | |||
| BW | Analog Input Bandwidth (-3dB) | 150 | MHz | |||
| EXTERNAL VOLTAGE REFERENCE (VREF) | ||||||
| VREF | External voltage reference | 1.2 | V | |||
| Input Current | 0.1 | mA | ||||
| Input impedance | 12 | kΩ | ||||
| CLOCK INPUT | ||||||
| Input clock frequency | 5 | 125 | MHz | |||
| VIH | High level input voltage | AVDD - 0.3 | 1.8 | V | ||
| VIL | Low level input voltage | 0 | AVSS + 0.3 | V | ||
| CIN | Input capacitance | 0.5 | pF | |||
| Clock duty cycle | 45 | 50 | 55 | % | ||
| DIGITAL INPUTS (DCLKIN, RESET, OEN, SCLK, SEN, SDIO) | ||||||
| VIH | High level input voltage | DCLKIN | AVDD - 0.1 | AVDD | V | |
| VIL | Low level input voltage | 0.1 | V | |||
| VIH | High level input voltage | RESET, OEN, SCLK, SEN, SDIO | 1.4 | V | ||
| VIL | Low level input voltage | 0.4 | V | |||
| IIH | High level input current | 90 | 150 | uA | ||
| IIL | Low level input current | -150 | -90 | uA | ||
| CI | Input capacitance | 1.5 | pF | |||
| DIGITAL OUTPUT (SDOUT) | ||||||
| VOH | High level output voltage | ILOAD = -400 uA | AVDD - 0.1 | AVDD | V | |
| VOL | Low level output voltage | ILOAD = 400 uA | 0.1 | V | ||
| DIGITAL CMOS OUTPUTS (D0:D11) | ||||||
| Output data rate | per CMOS output pin | 250 | MHz | |||
| VOH | High level output voltage | ILOAD = -400 uA | IOVDD - 0.1 | IOVDD | V | |
| VOL | Low level output voltage | ILOAD = 400 uA | 0.1 | V | ||
| VOH | High level output voltage | ILOAD = -400 uA, ALERT/GPO | IOVDD - 0.1 | IOVDD | V | |
| VOL | Low level output voltage | 0.1 | V | |||