SBAS533E March 2011 – February 2023 ADS4222 , ADS4225 , ADS4226 , ADS4242 , ADS4245 , ADS4246
PRODUCTION DATA
At TA = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-VPP differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted.
Figure 7-104 FFT
for 20-MHz Input Signal
Figure 7-106 FFT
for 300-MHz Input Signal
Figure 7-108 FFT
for Two-Tone Input Signal
Figure 7-110 SNR
vs Input Frequency
Figure 7-112 SFDR
vs Gain and Input Frequency
Figure 7-114 Performance vs Input Amplitude
Figure 7-116 Performance vs Input Common-Mode Voltage
Figure 7-118 SFDR
vs Temperature and AVDD Supply
Figure 7-120 Performance vs DRVDD Supply Voltage
Figure 7-122 Performance vs Input Clock Amplitude
Figure 7-105 FFT
for 170-MHz Input Signal
Figure 7-107 FFT
for Two-Tone Input Signal
Figure 7-109 SFDR
vs Input Frequency
Figure 7-111 SNR
vs Input Frequency (CMOS)
Figure 7-113 SINAD
vs Gain and Input Frequency
Figure 7-115 Performance vs Input Amplitude
Figure 7-117 Performance vs Input Common-Mode Voltage
Figure 7-119 SNR
vs Temperature and AVDD Supply
Figure 7-121 Performance vs Input Clock Amplitude
Figure 7-123 Performance vs Input Clock Duty Cycle