SBAS533E March 2011 – February 2023 ADS4222 , ADS4225 , ADS4226 , ADS4242 , ADS4245 , ADS4246
PRODUCTION DATA
At TA = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-VPP differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted.
Figure 7-124 CMRR
vs Test Signal Frequency
Figure 7-126 Analog Power vs Sampling Frequency
Figure 7-128 Digital Power in Various Modes (LVDS)
Figure 7-125 PSRR
vs Test Signal Frequency
Figure 7-127 Digital Power LVDS CMOS