SPRSP77D March 2023 – June 2025 AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | AMB PIN [4] | ANF PIN [4] |
|---|---|---|---|---|
| DDR0_ACT_n | O | DDRSS Activation Command | N5 | N5 |
| DDR0_ALERT_n | IO | DDRSS Alert | H7 | H7 |
| DDR0_CAS_n (1) | O | DDR4 Column Address Strobe / LPDDR4 Chip Select 1B | M5 | M5 |
| DDR0_PAR | O | DDRSS Command and Address Parity | N2 | N2 |
| DDR0_RAS_n (1) | O | DDR4 Row Address Strobe / LPDDR4 Chip Select 0B | M6 | M6 |
| DDR0_WE_n | O | DDRSS Write Enable | N6 | N6 |
| DDR0_A0 | O | DDRSS Address Bus | J5 | J5 |
| DDR0_A1 | O | DDRSS Address Bus | J2 | J2 |
| DDR0_A2 | O | DDRSS Address Bus | J4 | J4 |
| DDR0_A3 | O | DDRSS Address Bus | L4 | L4 |
| DDR0_A4 | O | DDRSS Address Bus | J1 | J1 |
| DDR0_A5 | O | DDRSS Address Bus | K5 | K5 |
| DDR0_A6 | O | DDRSS Address Bus | K3 | K3 |
| DDR0_A7 | O | DDRSS Address Bus | H2 | H2 |
| DDR0_A8 | O | DDRSS Address Bus | L6 | L6 |
| DDR0_A9 | O | DDRSS Address Bus | L2 | L2 |
| DDR0_A10 | O | DDRSS Address Bus | K2 | K2 |
| DDR0_A11 | O | DDRSS Address Bus | L5 | L5 |
| DDR0_A12 | O | DDRSS Address Bus | M3 | M3 |
| DDR0_A13 | O | DDRSS Address Bus | M2 | M2 |
| DDR0_BA0 | O | DDRSS Bank Address | K6 | K6 |
| DDR0_BA1 | O | DDRSS Bank Address | H3 | H3 |
| DDR0_BG0 | O | DDRSS Bank Group | P4 | P4 |
| DDR0_BG1 | O | DDRSS Bank Group | R7 | R7 |
| DDR0_CAL0 (2) | A | IO Pad Calibration Resistor | H6 | H6 |
| DDR0_CK0 | O | DDRSS Clock | M1 | M1 |
| DDR0_CK0_n | O | DDRSS Negative Clock | L1 | L1 |
| DDR0_CKE0 | O | DDRSS Clock Enable | P3 | P3 |
| DDR0_CKE1 | O | DDRSS Clock Enable | P5 | P5 |
| DDR0_CS0_n (1) | O | DDR4 Chip Select 0 / LPDDR4 Chip Select 0A | J6 | J6 |
| DDR0_CS1_n (1) | O | DDR4 Chip Select 1 / LPDDR4 Chip Select 1A | N4 | N4 |
| DDR0_DM0 | IO | DDRSS Data Mask | C2 | C2 |
| DDR0_DM1 | IO | DDRSS Data Mask | F3 | F3 |
| DDR0_DM2 | IO | DDRSS Data Mask | U1 | U1 |
| DDR0_DM3 | IO | DDRSS Data Mask | W3 | W3 |
| DDR0_DQ0 | IO | DDRSS Data | A5 | A5 |
| DDR0_DQ1 | IO | DDRSS Data | B4 | B4 |
| DDR0_DQ2 | IO | DDRSS Data | B6 | B6 |
| DDR0_DQ3 | IO | DDRSS Data | D5 | D5 |
| DDR0_DQ4 | IO | DDRSS Data | C5 | C5 |
| DDR0_DQ5 | IO | DDRSS Data | C3 | C3 |
| DDR0_DQ6 | IO | DDRSS Data | B2 | B2 |
| DDR0_DQ7 | IO | DDRSS Data | A3 | A3 |
| DDR0_DQ8 | IO | DDRSS Data | E2 | E2 |
| DDR0_DQ9 | IO | DDRSS Data | F5 | F5 |
| DDR0_DQ10 | IO | DDRSS Data | E6 | E6 |
| DDR0_DQ11 | IO | DDRSS Data | G2 | G2 |
| DDR0_DQ12 | IO | DDRSS Data | G6 | G6 |
| DDR0_DQ13 | IO | DDRSS Data | G4 | G4 |
| DDR0_DQ14 | IO | DDRSS Data | E4 | E4 |
| DDR0_DQ15 | IO | DDRSS Data | D3 | D3 |
| DDR0_DQ16 | IO | DDRSS Data | T6 | T6 |
| DDR0_DQ17 | IO | DDRSS Data | T4 | T4 |
| DDR0_DQ18 | IO | DDRSS Data | U5 | U5 |
| DDR0_DQ19 | IO | DDRSS Data | R5 | R5 |
| DDR0_DQ20 | IO | DDRSS Data | P2 | P2 |
| DDR0_DQ21 | IO | DDRSS Data | R3 | R3 |
| DDR0_DQ22 | IO | DDRSS Data | T2 | T2 |
| DDR0_DQ23 | IO | DDRSS Data | U3 | U3 |
| DDR0_DQ24 | IO | DDRSS Data | Y2 | Y2 |
| DDR0_DQ25 | IO | DDRSS Data | V2 | V2 |
| DDR0_DQ26 | IO | DDRSS Data | V4 | V4 |
| DDR0_DQ27 | IO | DDRSS Data | W5 | W5 |
| DDR0_DQ28 | IO | DDRSS Data | Y4 | Y4 |
| DDR0_DQ29 | IO | DDRSS Data | AA3 | AA3 |
| DDR0_DQ30 | IO | DDRSS Data | AA5 | AA5 |
| DDR0_DQ31 | IO | DDRSS Data | AB4 | AB4 |
| DDR0_DQS0 | IO | DDRSS Data Strobe | D1 | D1 |
| DDR0_DQS0_n | IO | DDRSS Complimentary Data Strobe | C1 | C1 |
| DDR0_DQS1 | IO | DDRSS Data Strobe | G1 | G1 |
| DDR0_DQS1_n | IO | DDRSS Complimentary Data Strobe | F1 | F1 |
| DDR0_DQS2 | IO | DDRSS Data Strobe | R1 | R1 |
| DDR0_DQS2_n | IO | DDRSS Complimentary Data Strobe | P1 | P1 |
| DDR0_DQS3 | IO | DDRSS Data Strobe | W1 | W1 |
| DDR0_DQS3_n | IO | DDRSS Complimentary Data Strobe | Y1 | Y1 |
| DDR0_ODT0 | O | DDRSS On-Die Termination for Chip Select 0 | H5 | H5 |
| DDR0_ODT1 | O | DDRSS On-Die Termination for Chip Select 1 | N3 | N3 |
| DDR0_RESET0_n | O | DDRSS Reset | P6 | P6 |