SPRSP77D March 2023 – June 2025 AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | AMB PIN [4] | ANF PIN [4] |
|---|---|---|---|---|
| AUDIO_EXT_REFCLK0 | IO | External clock input to McASP or output from McASP | AB20, B20, F14 | AB20, B20, F14 |
| AUDIO_EXT_REFCLK1 | IO | External clock input to McASP or output from McASP | A20, C15, K17 | A20, C15, K17 |
| CLKOUT0 | O | RMII Clock Output (50MHz). This pin is used for clock source to the external RMII PHY and must also be routed back to the respective RMII[x]_REF_CLK pin for proper device operation. | AA17, B16, W17 | AA17, B16, W17 |
| EXTINTn | I | External Interrupt | F17 | F17 |
| EXT_REFCLK1 | I | External clock input to Main Domain | B16 | B16 |
| OBSCLK0 | O | Main Domain Observation clock output for test and debug purposes only | R20 | R20 |
| OBSCLK1 | O | Main Domain Observation clock output for test and debug purposes only | D17 | D17 |
| PORz_OUT | O | Main Domain POR status output | F18 | F18 |
| RESETSTATz | O | Main Domain warm reset status output | F19 | F19 |
| RESET_REQz | I | Main Domain external warm reset request input | E19 | E19 |
| SYSCLKOUT0 | O | Main Domain system clock output (divided by 4) for test and debug purposes only | B16 | B16 |