SCAS847J July 2007 – June 2025 CDCE925 , CDCEL925
PRODUCTION DATA
At a given input frequency (ƒIN), the output frequency (ƒOUT) of the CDCEx925 is calculated with Equation 1.
where
The target VCO frequency (ƒVCO) of each PLL is calculated with Equation 2.
The PLL internally operates as fractional divider and needs the following multiplier/divider settings:
where
| Example: | |||
| for ƒIN = 27MHz; M = 1; N = 4; Pdiv = 2; | for ƒIN = 27MHz; M = 2; N = 11; Pdiv = 2; | ||
| → | fOUT = 54MHz | → | fOUT = 74.25MHz |
| → | fVCO = 108MHz | → | fVCO = 148.50MHz |
| → | P = 4 – int(log24) = 4 – 2 = 2 | → | P = 4 – int(log25.5) = 4 – 2 = 2 |
| → | N′’ = 4 × 22 = 16 | → | N′’ = 11 × 22 = 44 |
| → | Q = int(16) = 16 | → | Q = int(22) = 22 |
| → | R = 16 – 16 = 0 | → | R = 44 – 44 = 0 |
The values for P, Q, R, and N’ are automatically calculated when using TI Pro-Clock software.