DLPS096B November 2017 – May 2022 DLPC120-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| MIN | MAX | UNIT | ||
|---|---|---|---|---|
| ƒscl | Clock frequency | 20 | 400 | kHz |
| tsch | Clock duration high | 0.6 | μs | |
| tscl | Clock duration low | 1.3 | μs | |
| tsp | Spike time | 0 | 400 | ns |
| tsds | Setup time | 100(3) | ns | |
| tsdh | Hold time | 0(1) | 0.9(2) | μs |
| ticr | Input rise time | 20 + 0.1 x Cb(4) | 300 | ns |
| tocf | Output fall time | 1 + 0.1 x Cb(4) | 300 | ns |
| tbuf | Bus free time between stop and start conditions | 1.3 | μs | |
| tsts | Start or repeated start condition setup | 0.6 | μs | |
| tsth | Start or repeated start condition hold | 0.6 | μs | |
| tsph | Stop condition hold | 0.6 | μs | |