SLVSGZ1C May 2024 – February 2025 DRV8161 , DRV8162
PRODUCTION DATA
In 1-pin PWM mode, the IN pin controls half-bridge and supports two output states: low or high. The EN pin is used to put the half bridge in the Hi-Z state. If the Hi-Z state is not required, tie INL/EN pin to logic high. The corresponding INH/IN and INL/EN signals control the output state as listed in Table 7-2.
| INL/EN | INH/IN | GL | GH | SH |
|---|---|---|---|---|
| 0 | X | L | L | Hi-Z |
| 1 | 0 | H | L | L |
| 1 | 1 | L | H | H |