SNLS605C July 2018 – April 2024 DS90UB935-Q1
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| Supply voltage | VDD (VDDD, VDDDRV, VDDPLL) | 1.71 | 1.8 | 1.89 | V |
| Open-drain voltage | I2C_SDA, I2C_SCL = V(I2C) | 1.71 | 3.6 | V | |
| Operating free-air temperature (TA) | –40 | 25 | 105 | °C | |
| Temperature ramp down final temperature (Ts = starting temperature)(3) | 10°C < Ts ≤ 105°C | -10 | °C | ||
| Temperature ramp down final temperature (Ts = starting temperature)(3) | Ts ≤ 10°C | Ts-20 | °C | ||
| MIPI data rate (per CSI-2 lane) | 80 | 832(4) | Mbps | ||
| MIPI combined data rate | 2.528 | Gbps | |||
| Reference clock input frequency | 25 | 104 | MHz | ||
| Local I2C frequency (fI2C) | 1 | MHz | |||
| Supply noise(5) | VDD (VDDD, VDDDRV, VDDPLL) | 25 | mVp-p | ||
| Differential supply noise between DOUT+ and DOUT- (PSR) | f = 10kHz -
50MHz (coax mode only) |
25 | mVp-p | ||
| f
= 30Hz, 10-90% Rise/Fall Time > 100µs (coax mode only) |
25 | mVp-p | |||
| Input clock jitter for non synchronous mode (tJIT) | CLKIN | 0.05 | UI_CLK_IN(2) | ||
| Back channel input jitter (tJIT-BC) | DOUT+, DOUT- | 0.4 | UI_BC(1) | ||