SLAS704G October 2012 – August 2018 MSP430FR5947 , MSP430FR59471 , MSP430FR5948 , MSP430FR5949 , MSP430FR5957 , MSP430FR5958 , MSP430FR5959 , MSP430FR5967 , MSP430FR5968 , MSP430FR5969 , MSP430FR59691
PRODUCTION DATA.
Figure 6-11 shows the port diagram. Table 6-57 summarizes the selection of the pin function.
| PIN NAME (P3.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(1) | ||
|---|---|---|---|---|---|
| P3DIR.x | P3SEL1.x | P3SEL0.x | |||
| P3.4/TB0.3/SMCLK | 4 | P3.4 (I/O) | I: 0; O: 1 | 0 | 0 |
| TB0.CCI3A | 0 | 0 | 1 | ||
| TB0.3 | 1 | ||||
| N/A | 0 | 1 | X | ||
| SMCLK | 1 | ||||
| P3.5/TB0.4/COUT | 5 | P3.5 (I/O) | I: 0; O: 1 | 0 | 0 |
| TB0.CCI4A | 0 | 0 | 1 | ||
| TB0.4 | 1 | ||||
| N/A | 0 | 1 | X | ||
| COUT | 1 | ||||
| P3.6/TB0.5 | 6 | P3.6 (I/O) | I: 0; O: 1 | 0 | 0 |
| TB0.CCI5A | 0 | 0 | 1 | ||
| TB0.5 | 1 | ||||
| N/A | 0 | 1 | X | ||
| Internally tied to DVSS | 1 | ||||
| P3.7/TB0.6 | 7 | P3.7 (I/O) | I: 0; O: 1 | 0 | 0 |
| TB0.CCI6A | 0 | 0 | 1 | ||
| TB0.6 | 1 | ||||
| N/A | 0 | 1 | X | ||
| Internally tied to DVSS | 1 | ||||