SPRS945G January 2017 – January 2023 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
PRODUCTION DATA
| NO. | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| 12 | tc(SPC)S | Cycle time, SPICLK | 4tc(SYSCLK) | ns | |
| 13 | tw(SPC1)S | Pulse duration, SPICLK, first pulse | 2tc(SYSCLK) – 1 | ns | |
| 14 | tw(SPC2)S | Pulse duration, SPICLK, second pulse | 2tc(SYSCLK) – 1 | ns | |
| 19 | tsu(SIMO)S | Setup time, SPISIMO valid before SPICLK | 1.5tc(SYSCLK) | ns | |
| 20 | th(SIMO)S | Hold time, SPISIMO valid after SPICLK | 1.5tc(SYSCLK) | ns | |
| 25 | tsu(STE)S | Setup time, SPISTE valid before SPICLK (Clock Phase = 0) | 2tc(SYSCLK) + 2 | ns | |
| Setup time, SPISTE valid before SPICLK (Clock Phase = 1) | 2tc(SYSCLK) + 22 | ns | |||
| 26 | th(STE)S | Hold time, SPISTE invalid after SPICLK | 1.5tc(SYSCLK) | ns | |
Figure 7-86 SPI Slave Mode External Timing (Clock Phase = 0)
Figure 7-87 SPI Slave Mode External Timing (Clock Phase = 1)