SCPS286A
July 2025 – February 2026
TPLD2001
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Supply Current Characteristics
5.7
Switching Characteristics
5.8
I2C Bus Timing Requirements
5.9
SPI Timing Requirements
6
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
I/O Pins
8.3.1.1
Input Modes
8.3.1.2
Output Modes
8.3.1.3
Pull-Up or Pull-Down Resistors
8.3.2
Connection Mux
8.3.3
Configurable Use Logic Blocks
8.3.3.1
2-Bit LUT or D Flip-Flop/Latch macro-cell
8.3.3.1.1
2-Bit LUT
8.3.3.1.2
D Flip-Flop/Latch
8.3.3.2
2-Bit LUT or Pattern Generator macro-cell
8.3.3.2.1
2-Bit LUT
8.3.3.2.2
Pattern Generator
8.3.3.3
3-Bit LUT or D Flip-Flop/Latch with Reset/Set macro-cell
8.3.3.3.1
3-bit LUT
8.3.3.3.2
D Flip-Flop/Latch with Reset/Set
8.3.3.4
3-Bit LUT or D Flip-Flop/Latch or Shift Register macro-cell
8.3.3.4.1
3-bit LUT
8.3.3.4.2
D Flip-Flop/Latch with Reset/Set
8.3.3.4.3
8-bit Shift Register
8.3.3.5
4-Bit LUT or D Flip-Flop/Latch with Reset/Set macro-cell
8.3.3.5.1
4-bit LUT
8.3.3.5.2
D Flip-Flop/Latch with Reset/Set
8.3.4
Configurable Logic and Timing blocks
8.3.4.1
3-bit LUT
8.3.4.2
D Flip-Flop/Latch with Reset/Set
8.3.4.3
Counters/Delay Generators (CNT/DLY)
8.3.4.3.1
Delay Mode
8.3.4.3.2
Reset Counter Mode
8.3.4.3.3
One-Shot Mode
8.3.4.3.4
Frequency Detector Mode
8.3.4.3.5
Edge Detector Mode
8.3.4.3.6
Delayed Edge Detector Mode
8.3.4.4
LUT/DFF + CNT modes
8.3.5
Programmable Deglitch Filter or Edge Detector
8.3.6
Deglitch Filter or Edge Detector
8.3.7
State Machine (SM)
8.3.7.1
State Machine Inputs
8.3.7.2
State Machine Outputs
8.3.7.3
Configuring the State Machine
8.3.7.4
State Machine Timing Considerations
8.3.8
8-Bit Counters/Delay Generators/Finite State Machines
8.3.9
PWM Generators
8.3.10
Watchdog Timer
8.3.11
Analog Comparators
8.3.11.1
Discrete Analog Comparator (ACMP)
8.3.11.2
Multi-channel Analog Comparator (McACMP)
8.3.12
Voltage Reference (VREF)
8.3.13
Analog Temperature Sensor (TS)
8.3.14
Analog Multiplexer (AMUX)
8.3.15
Oscillators
8.3.15.1
2kHz Fixed Frequency Oscillator
8.3.15.2
2MHz Fixed Frequency Oscillator
8.3.15.3
25MHz Fixed Frequency Oscillator
8.3.15.4
Oscillator Power Modes
8.3.16
Serial Communications
8.3.16.1
I2C Mode
8.3.16.2
SPI Mode
8.3.16.3
Virtual I/Os
8.4
Device Functional Modes
8.4.1
Power-On Reset
8.4.2
Power Supply Control Modes
8.4.3
Protection Features
8.4.3.1
Device Read/Write Lock
8.4.3.2
OTP Cyclic Redundancy Check (CRC)
8.4.4
Programming
8.4.4.1
Selectable I2C/SPI Interface
8.4.4.2
Configuration Memory and One-Time Programmable Memory Programming
8.4.4.3
Intel HEX File Format
8.4.4.4
TPLD2001 Registers
8.4.4.4.1
TPLD2001_User Registers
8.4.4.4.2
TPLD2001_Cfg_0 Registers
8.4.4.4.3
TPLD2001_Cfg_1 Registers
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.1.1
Power Considerations
9.2.1.2
Input Considerations
9.2.1.3
Output Considerations
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
9.3
Power Supply Recommendations
9.4
Layout
9.4.1
Layout Guidelines
9.4.2
Layout Example
10
Device and Documentation Support
10.1
Receiving Notification of Documentation Updates
10.2
Support Resources
10.3
Trademarks
10.4
Electrostatic Discharge Caution
10.5
Glossary
11
Revision History
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RJY|20
DGS|20
MPSS137
Thermal pad, mechanical data (Package|Pins)
Data Sheet
TPLD2001
Programmable Logic Device with 18-GPIO and Selectable I
2
C/SPI