SLVSDQ0K September   2017  – September 2025 TPS7B82-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics: Grade 1 Options
    6. 5.6 Electrical Characteristics: Grade 0 Options
    7. 5.7 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 Device Enable (EN)
      2. 6.3.2 Undervoltage Shutdown
      3. 6.3.3 Current Limit
      4. 6.3.4 Thermal Shutdown
    4. 6.4 Device Functional Modes
      1. 6.4.1 Operation With VIN Lower Than 3 V
      2. 6.4.2 Operation With VIN Larger Than 3 V
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Application
      1. 7.2.1 Design Requirements
      2. 7.2.2 Detailed Design Procedure
        1. 7.2.2.1 Input Capacitor
        2. 7.2.2.2 Output Capacitor
      3. 7.2.3 Application Curve
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Device Nomenclature
    2. 8.2 Receiving Notification of Documentation Updates
    3. 8.3 Support Resources
    4. 8.4 Trademarks
    5. 8.5 Electrostatic Discharge Caution
    6. 8.6 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Pin Configuration and Functions

TPS7B82-Q1 DGN Package,8-Pin HVSSOP(Top View)Figure 4-1 DGN Package,8-Pin HVSSOP
(Top View)
TPS7B82-Q1 KVU Package,5-Pin TO-252(Top View)Figure 4-3 KVU Package,5-Pin TO-252(Top View)
TPS7B82-Q1 DRV Package,6-Pin WSON(Top View)Figure 4-2 DRV Package,6-Pin WSON(Top View)
TPS7B82-Q1 PWP Package,14-Pin HTSSOP(Top View)Figure 4-4 PWP Package,14-Pin HTSSOP
(Top View)
Table 4-1 Pin Functions
PIN TYPE DESCRIPTION
NAME NO.
DGN DRV KVU PWP
DNC 5 4 10 Do not connect to a biased voltage. Tie this pin to ground or leave floating.
EN 2 2 2 3 I Enable input pin
GND 4, 5, 6 3,4 3, TAB 5 Ground reference
IN 1 1 1 1 I Input power-supply pin
NC 3, 7 2, 4, 6, 7, 8, 9, 11, 12, 13 Not internally connected
OUT 8 6 5 14 O Regulated output voltage pin
Thermal pad Connect the thermal pad to a large-area GND plane for improved thermal performance.