SLLSF93A
June 2019 ā January 2025
TUSB8042A
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Device Variants
4.1
Device Version Comparison
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Timing Diagrams
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Battery Charging Features
7.3.2
USB Power Management
7.3.3
One-Time Programmable (OTP) Configuration
7.3.4
Clock Generation
7.3.5
Crystal Requirements
7.3.6
Input Clock Requirements
7.3.7
Power-Up and Reset
7.4
Device Functional Modes
7.4.1
External Configuration Interface
7.4.2
I2C EEPROM Operation
7.4.3
Port Configuration
7.4.4
SMBus Target Operation
8
Register Maps
8.1
Configuration Registers
8.2
ROM Signature Register
8.3
Vendor ID LSB Register
8.4
Vendor ID MSB Register
8.5
Product ID LSB Register
8.6
Product ID MSB Register
8.7
Device Configuration Register
8.8
Battery Charging Support Register
8.9
Device Removable Configuration Register
8.10
Port Used Configuration Register
8.11
Device Configuration Register 2
8.12
USB 2.0 Port Polarity Control Register
8.13
UUID Registers
8.14
Language ID LSB Register
8.15
Language ID MSB Register
8.16
Serial Number String Length Register
8.17
Manufacturer String Length Register
8.18
Product String Length Register
8.19
Device Configuration Register 3
8.20
USB 2.0 Only Port Register
8.21
Serial Number String Registers
8.22
Manufacturer String Registers
8.23
Product String Registers
8.24
Additional Feature Configuration Register
8.25
SMBus Device Status and Command Register
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Discrete USB Hub Product
9.2.1.1
Design Requirements
9.2.1.2
Detailed Design Procedure
9.2.1.2.1
Upstream Port Implementation
9.2.1.2.2
Downstream Port 1 Implementation
9.2.1.2.3
Downstream Port 2 Implementation
9.2.1.2.4
Downstream Port 3 Implementation
9.2.1.2.5
Downstream Port 4 Implementation
9.2.1.2.6
VBUS Power Switch Implementation
9.2.1.2.7
Clock, Reset, and Misc
9.2.1.2.8
TUSB8042A Power Implementation
9.2.1.3
Application Curves
9.3
Power Supply Recommendations
9.3.1
TUSB8042A Power Supply
9.3.2
Downstream Port Power
9.3.3
Ground
9.4
Layout
9.4.1
Layout Guidelines
9.4.1.1
Placement
9.4.1.2
Package Specific
9.4.1.3
Differential Pairs
9.4.2
Layout Examples
9.4.2.1
Upstream Port
9.4.2.2
Downstream Port
10
Device and Documentation Support
10.1
Documentation Support
10.1.1
Related Documentation
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Revision History
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RGC|64
MPQF125F
Thermal pad, mechanical data (Package|Pins)
RGC|64
QFND515A
Orderable Information
sllsf93a_oa
sllsf93a_pm
1
Features
Four port USB 3.2 x1 Gen1 (5Gbps) hub
USB 2.0 hub features
Multiple transaction translator (MTT) hub: four transaction translators
Two asynchronous endpoint buffers per transaction translator
Supports battery charging:
Supports D+/Dā divider charging port (ACP1, ACP2, and ACP3) when the upstream port is unconnected or not configured
Supports automatic mode for transition between DCP or ACP modes when the upstream port is unconnected
Supports galaxy charging
CDP mode (upstream port connected)
DCP mode (upstream port unconnected)
DCP mode complies with Chinese telecommunications industry standard YD/T 1591-2009
Supports operation as a USB 3.2 x1 Gen1 or USB 2.0 compound device
Per port or ganged power switching and overcurrent notification inputs
Supports four external downstream ports
Supports vendor requests to read and write I
2
C and EEPROM read at 100k
I
2
C controller supports clock stretching
OTP ROM, Serial EEPROM or I
2
C/SMBus target interface for custom configurations:
VID and PID
Port customizations
Manufacturer and product strings (not by OTP ROM)
Serial number (not by OTP ROM)
Application Feature selection using pin selection or EEPROM or I
2
C/SMBus target interface
Provides 128-bit Universally Unique Identifier (UUID)
Single clock input, 24MHz crystal or oscillator
Downstream ports configurable to USB 2.0 only
64-pin QFN package (RGC)