JAJSU28 March 2023 DRV8329-Q1
PRODUCTION DATA
NAME | PIN NO. | TYPE(1) | DESCRIPTION | |
---|---|---|---|---|
DRV8329 | ||||
NC | 1 | — | No connection. | |
NC | 2 | — | No connection. | |
NC | 3 | — | No connection. | |
GND | 4 | PWR | Device ground. Refer Section 8.4.1 for the recommendation on connection. | |
PVDD | 5 | PWR | Gate driver power supply input. Connect to the bridge power supply. Connect a X5R or X7R, 0.1µF, >2x PVDD-rated ceramic and >10uF local capacitance between the PVDD and GND pins. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the pin. | |
NC | 6 | — | No connection. | |
CPL | 7 | PWR | Charge pump switching node. Connect a X5R or X7R, PVDD-rated ceramic capacitor between the CPH and CPL pins. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the pin. | |
CPH | 8 | PWR | ||
GVDD | 9 | PWR-O | Gate driver power supply output. Connect a X5R or X7R, 30V rated ceramic ≥ 10-uF local capacitance between the GVDD and GND pins. TI recommends a capacitor value of >10x CBSTx and voltage rating at least twice the normal operating voltage of the pin. | |
BSTA | 10 | O | Bootstrap output pin. Connect a X5R or X7R, 1-µF, 25V ceramic capacitor between BSTA and SHA | |
SHA | 11 | I/O | High-side source pin. Connect to the high-side power MOSFET source. This pin is an input for the VDS monitor and the output for the high-side gate driver sink. | |
GHA | 12 | O | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | |
GLA | 13 | O | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | |
BSTB | 14 | O | Bootstrap output pin. Connect a X5R or X7R, 1µF, 25V ceramic capacitor between BSTB and SHB | |
SHB | 15 | I/O | High-side source pin. Connect to the high-side power MOSFET source. This pin is an input for the VDS monitor and the output for the high-side gate driver sink. | |
GHB | 16 | O | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | |
GLB | 17 | O | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | |
BSTC | 18 | O | Bootstrap output pin. Connect a X5R or X7R, 1µF, 25V ceramic capacitor between BSTC and SHC | |
SHC | 19 | I/O | High-side source pin. Connect to the high-side power MOSFET source. This pin is an input for the VDS monitor and the output for the high-side gate driver sink. | |
GHC | 20 | O | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | |
GLC | 21 | O | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | |
LSS | 22 | PWR | Low side source pin, connect all sources of the external low-side MOSFETs here. This pin is the sink path for the low-side gate driver, and serves as an input to monitor the low-side MOSFET VDS voltage and VSEN_OCP voltage. | |
SP | 23 | I | Current shunt amplifier input. Connect to the low-side power MOSFET source and high-side of the current shunt resistor. | |
SN | 24 | I | Current sense amplifier input. Connect to the low-side of the current shunt resistor. | |
DRVOFF | 25 | I | Independent driver shutdown path. Pulling DRVOFF high turns off all external MOSFETs by putting the gate drivers into the pull-down state. This signal bypasses and overrides the digital core of DRV8329. | |
AGND | 26 | PWR | Device analog ground. Refer Section 8.4.1 for the recommendation on connection. | |
AVDD | 27 | PWR-O | 3.3V regulator output. Connect a X5R or X7R, 1µF, >6.3V ceramic capacitor between the AVDD and AGND pins. This regulator can source up to 80mA externally. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the pin. | |
INHC | 28 | I | High-side gate driver control input for Phase C. This pin controls the output of the high-side FET. | |
INHB | 29 | I | High-side gate driver control input for Phase B. This pin controls the output of the high-side FET. | |
INHA | 30 | I | High-side gate driver control input for Phase A. This pin controls the output of the high-side FET. | |
INLC | 31 | I | Low-side gate driver control input for Phase C. This pin controls the output of the low-side FET. | |
INLB | 32 | I | Low-side gate driver control input for Phase B. This pin controls the output of the low-side FET. | |
INLA | 33 | I | Low-side gate driver control input for Phase A. This pin controls the output of the low-side FET. | |
CSAGAIN | 34 | I | Gain settings for Current sense amplifier. The pin is a 4 level input pin set by an external resistor. See Section 7.3.4 for more information. | |
nSLEEP | 35 | I | Sleep mode entry pin. When this pin is pulled logic low the device goes to a low-power sleep mode. An 1 to 1.2µs low pulse can be used to reset fault conditions without entering sleep mode. | |
nFAULT | 36 | OD | Fault indicator output. This pin is pulled logic low during a fault condition and requires an external pull-up resistor to 3.3V to 5.0V. | |
VDSLVL | 37 | I | VDS monitor trip point setting. Connect an analog level input from 0.1V to 2.5V to set a VDS monitor trip point setting for MOSFET overcurrent protection. See Section 8.2.1.1.7 for more information. | |
CSAREF | 38 | I | Current sense amplifier reference. Connect a X5R or X7R, 0.1µF, 6.3V ceramic capacitor between the CSAREF and AGND pins. | |
SO | 39 | O | Current sense amplifier output. Supports capacitive load or low pass filter (resistor in series and capacitor to AGND) | |
DT | 40 | I | Gate drive deadtime setting. Connect a resistor of value between 10kΩ to 390kΩ between DT and AGND to adjust deadtime between 100ns to 2000ns. If pin is left floating or connected to AGND fixed value of 55ns deadtime is inserted. | |
Thermal Pad | PWR | Must be connected to GND |