JAJSIW6E March   2020  – April 2022 LM62440-Q1

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. 概要 (続き)
  6. Device Comparison Table
  7. Pin Configuration and Functions
  8. Specifications
    1. 8.1 Absolute Maximum Ratings
    2. 8.2 ESD Ratings
    3. 8.3 Recommended Operating Conditions
    4. 8.4 Thermal Information
    5. 8.5 Electrical Characteristics
    6. 8.6 Timing Characteristics
    7. 8.7 Systems Characteristics
    8. 8.8 Typical Characteristics
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1  EN Uses for Enable and VIN UVLO
      2. 9.3.2  MODE/SYNC Pin Operation
        1. 9.3.2.1 Level-Dependent MODE/SYNC Pin Control
        2. 9.3.2.2 Pulse-Dependent MODE/SYNC Pin Control
        3. 9.3.2.3 Clock Locking
      3. 9.3.3  PGOOD Output Operation
      4. 9.3.4  Internal LDO, VCC UVLO, and BIAS Input
      5. 9.3.5  Bootstrap Voltage and VCBOOT-UVLO (CBOOT Pin)
      6. 9.3.6  Adjustable SW Node Slew Rate
      7. 9.3.7  Spread Spectrum
      8. 9.3.8  Soft Start and Recovery From Dropout
      9. 9.3.9  Output Voltage Setting
      10. 9.3.10 Overcurrent and Short Circuit Protection
      11. 9.3.11 Thermal Shutdown
      12. 9.3.12 Input Supply Current
    4. 9.4 Device Functional Modes
      1. 9.4.1 Shutdown Mode
      2. 9.4.2 Standby Mode
      3. 9.4.3 Active Mode
        1. 9.4.3.1 CCM Mode
        2. 9.4.3.2 Auto Mode – Light-Load Operation
          1. 9.4.3.2.1 Diode Emulation
          2. 9.4.3.2.2 Frequency Reduction
        3. 9.4.3.3 FPWM Mode – Light-Load Operation
        4. 9.4.3.4 Minimum On-Time (High Input Voltage) Operation
        5. 9.4.3.5 Dropout
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
        1. 10.2.2.1  Choosing the Switching Frequency
        2. 10.2.2.2  Setting the Output Voltage
        3. 10.2.2.3  Inductor Selection
        4. 10.2.2.4  Output Capacitor Selection
        5. 10.2.2.5  Input Capacitor Selection
        6. 10.2.2.6  BOOT Capacitor
        7. 10.2.2.7  BOOT Resistor
        8. 10.2.2.8  VCC
        9. 10.2.2.9  BIAS
        10. 10.2.2.10 CFF and RFF Selection
        11. 10.2.2.11 External UVLO
      3. 10.2.3 Application Curves
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
      1. 12.1.1 Ground and Thermal Considerations
    2. 12.2 Layout Example
  13. 13Device and Documentation Support
    1. 13.1 Documentation Support
      1. 13.1.1 Related Documentation
    2. 13.2 Receiving Notification of Documentation Updates
    3. 13.3 サポート・リソース
    4. 13.4 Trademarks
    5. 13.5 Electrostatic Discharge Caution
    6. 13.6 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Systems Characteristics

The following values are specified by design provided that the component values in the typical application circuit are used.  Limits apply over the junction temperature range of -40°C to +150°C, unless otherwise noted. Minimum and Maximum limits are derived using test, design or statistical correlation. Typical values represent the most likely parametric norm at TJ = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: VIN = 13.5 V.  VIN1 shorted to VIN2 = VIN.  VOUT is output setting. These parameters are not tested in production.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
EFFICIENCY
ƞ5V_2p1MHz Typical 2.1-MHz efficiency VOUT = 5 V, IOUT = 4 A, RBOOT = 0 Ω 93%
VOUT = 5 V, IOUT = 100 µA, RBOOT = 0 Ω, RFBT = 1 MΩ 73%
ƞ3p3V_2p1MHz Typical 2.1-MHz efficiency VOUT = 3.3 V, IOUT = 4 A, RBOOT = 0 Ω 91%
VOUT = 3.3 V, IOUT = 100 µA, RBOOT = 0 Ω, RFBT = 1 MΩ 71%
ƞ5V_400kHz Typical 400-kHz efficiency  VOUT = 5 V, IOUT = 4 A, RBOOT = 0 Ω 95%
VOUT = 5 V, IOUT = 100 µA, RBOOT = 0 Ω, RFBT = 1 MΩ 76%
RANGE OF OPERATION
VVIN_MIN1 VIN for full functionality at reduced load, after start-up. VOUT set to 3.3 V 3.0 V
VVIN_MIN2 VIN for full functionality at 100% of maximum rated load, after start-up. VOUT set to 3.3 V 3.95 V
IQ-VIN Operating quiescent current(1) VOUT = 3.3 V, IOUT = 0 A, auto mode, RFBT= 1 MΩ 7 µA
VOUT = 5 V, IOUT = 0 A, auto mode, RFBT= 1 MΩ 10
VOUT5 Output voltage for 5-V factory option VIN = 5.8 V to 36 V, IOUT  = 4 A 4.9 5 5.1 V
Auto mode, VIN = 5.5 V to 36 V, IOUT = 100 µA to 100 mA 4.9 5.05 5.125
VOUT3 Output voltage for 3.3-V factory option VIN = 3.9 V to 36 V, IOUT = 4 A 3.24 3.3 3.35 V
VIN = 3.9 V to 36 V, IOUT = 100 µA to 100 mA 3.24 3.33 3.38
VDROP1 Input to output voltage differential to maintain regulation accuracy without inductor DCR drop VOUT = 3.3 V, IOUT  = 4 A, –3% output accuracy at 25℃ 0.4 V
VOUT = 3.3 V, IOUT = 4 A, –3% output accuracy at 125℃ 0.55
VDROP2 Input to output voltage differential to maintain fSW ≥ 1.85 MHz, without DCR drop VOUT = 3.3 V, IOUT = 4 A, –3% regulation accuracy at 25℃ 0.8 V
VOUT = 3.3 V, IOUT = 4 A, –3% regulation accuracy at 125℃ 1.2
DMAX Maximum switch duty cycle fSW = 1.85 MHz 87%
While in frequency foldback 98%
RBOOT
tRISE SW node rise time RBOOT = 0 Ω, IOUT = 2 A (10% to 80%) 2.15 ns
RBOOT = 100 Ω, IOUT = 2 A (10% to 80%) 2.7 ns
See detailed description for the meaning of this specification and how it can be calculated.