JAJSGE0C JANUARY 2014 – October 2018 TPS40425
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| INPUT SUPPLY | ||||||
| VVDD | Input supply voltage range | 4.5 | 20 | V | ||
| IVDD | Input operating current | Switching, no driver load, non-smart power mode | 18.4 | mA | ||
| Not switching, non-smart power mode | 17.2 | |||||
| UVLO | ||||||
| VIN(on) | Input turn-on voltage(3) | Default settings | 4 | 4.25 | 4.5 | V |
| VIN(off) | Input turn-off voltage(3) | Default settings | 3.8 | 4 | 4.2 | V |
| VINON(rng) | Programmable range for turn on voltage | 4.25 | 16 | V | ||
| VINOFF(rng) | Programmable range for turn off voltage | 4 | 15.75 | V | ||
| ERROR AMPLIFIER | ||||||
| VFB | Feedback pin voltage | –40°C ≤ TJ ≤ 125°C | 597 | 600 | 603 | mV |
| AOL | Open-loop gain(1) | 80 | dB | |||
| GBWP | Gain bandwidth product(1) | 50 | MHz | |||
| IFB | FB pin bias current (out of pin) | VFB = 0.6 V | 100 | nA | ||
| ICOMP | Sourcing | VFB = 0 V | 1 | mA | ||
| Sinking | VFB = 1 V | 1 | ||||
| BP5 REGULATOR | ||||||
| VBP5 | Output voltage | IBP5 = 10 mA | 4.5 | 5 | 5.5 | V |
| Dropout voltage | VVIN – VBP5, VVDD = 4.5 V,
IBP5 = 25 mA |
400 | mV | |||
| IBP5 | Output current | VVDD = 12 V | 40 | mA | ||
| VBP5UV | Regulator UVLO voltage(1) | 3.3 | 3.55 | 3.8 | V | |
| VBP5UV(hyst) | Regulator UVLO voltage hysteresis(1) | 300 | mV | |||
| BP3 REGULATOR | ||||||
| VBP3 | Output voltage | VVDD = 4.5 V, IBP3 ≤ 5 mA | 3.1 | 3.3 | 3.5 | V |
| OSCILLATOR AND RAMP GENERATOR | ||||||
| ƒSW | Adjustment range(1) | 200 | 1500 | kHz | ||
| Switching frequency(4) | RRT = 100 kΩ | 180 | 200 | 220 | kHz | |
| Switching frequency(4) | RRT = 40 kΩ | 450 | 500 | 550 | ||
| Switching frequency(4) | RRT = 13 kΩ | 1230 | 1370 | 1500 | ||
| VRAMP | Ramp amplitude (peak-to-peak) | VVDD/10 | V | |||
| VVAL | Valley voltage | 1.22 | V | |||
| SYNCHRONIZATION | ||||||
| VSYNCH | SYNC high-level threshold(2) | 2 | V | |||
| VSYNCL | SYNC low-level threshold(2) | 0.8 | V | |||
| tSYNC | Minimum SYNC pulse width(1) | 100 | ns | |||
| ƒSYNC | Maximum PWM frequency for SYNC(1) | 1500 | kHz | |||
| Minimum PWM frequency for SYNC(1) | 200 | |||||
| SYNC frequency range (increase from nominal oscillator frequency)(1) | –20% | 20% | ||||
| PWM | ||||||
| VOH(pwm) | PWM high-level output voltage | ILOAD = 500 µA | 4.5 | V | ||
| VOL(pwm) | PWM low-level output voltage | ILOAD = 500 µA | 0.5 | V | ||
| tOFF(min) | Minimum off-time | 100 | ns | |||
| tON(min) | Minimum pulse | 90 | ns | |||
| SOFT-START | ||||||
| tSS | Soft-start time(7) | Factory default settings | 2.7 | ms | ||
| Programmable range(1) | 0.6 | 9 | ms | |||
| Accuracy over range(1) | –15% | 15% | ||||
| tON(dly) | Turn-on delay time(1) | Factory default settings | 0 | ms | ||
| tOFF(dly) | Turn-off delay time(1) | Factory default settings | 0 | ms | ||
| REMOTE SENSE AMPLIFIER | ||||||
| BW | Closed-loop bandwidth(1) | 2 | MHz | |||
| VDIFFO(max) | Maximum DIFFO output voltage | 4.7 | V | |||
| VDIFFO(err) | Error voltage from DIFFO1 to (VSNS1– GSNS1) | (VSNS1– GSNS1) = 1.0 V | –6 | 6 | mV | |
| (VSNS1– GSNS1) = 3.6 V | –19 | 19 | ||||
| IDIFFO | Sourcing | 1 | mA | |||
| Sinking | 1 | |||||
| CURRENT SENSING AMPLIFIER | ||||||
| VCS(mg) | Differential input-voltage linear range | (VCSxP – VCSxN), non-smart power mode | 0 | 60 | mV | |
| (VCSxP – VCSxN), smart power mode | 0 | 600 | ||||
| VCS(cmr) | Input common-mode range | Non-smart power mode | 0 | 3.6 | V | |
| VCS(cm) | Input common-mode voltage | Smart power mode | 1.24 | V | ||
| ACS | Current sensing gain | CHx_CSGAIN_SEL= 20 V/V(5), non-smart power mode | 10 | V/V | ||
| CHx_CSGAIN_SEL= 20 V/V(5), smart power mode | 1 | |||||
| fCO | Closed loop bandwidth(1) | 0.66 | MHz | |||
| VCS(chch) | Amplifier output difference between two channels(6) | IOUT_CAL_GAIN = 0.503 mΩ,
IPHASE = 20 A |
–6% | 6% | ||
| CURRENT LIMIT | ||||||
| tOFF(oc) | Off-time between restart attempts | Hiccup mode | 7 × tSS | ms | ||
| IOC(flt) | Output peak current overcurrent fault threshold | Factory default settings | 30 | A | ||
| Programmable range | 3 | 50 | ||||
| IOC(warn) | Output peak current overcurrent warning threshold | Factory default settings | 27 | A | ||
| Programmable range | 2 | 49 | ||||
| IOC(acc) | Output peak current overcurrent fault and warning accuracy | IOUT = 30 A, IOUT_CAL_GAIN = 0.503 mΩ | –10% | 10% | ||
| Output peak current overcurrent warning accuracy | IOUT = 27 A, IOUT_CAL_GAIN = 0.503 mΩ | –10% | 10% | |||
| PGOOD | ||||||
| VFBPGH | FB PGOOD high threshold | Factory default settings | 675 | mV | ||
| VFBPGL | FB PGOOD low threshold | Factory default settings | 525 | mV | ||
| VPG(acc) | PGOOD accuracy over range | –4% | 4% | |||
| Vpg(hyst) | FB PGOOD hysteresis voltage | 15 | 28 | 45 | mV | |
| RPGOOD | PGOOD pulldown resistance | VFB = 0, IPGOOD = 5 mA | 50 | Ω | ||
| IPGOOD(lk) | PGOOD pin leakage current | VFB = 600 mV, VPGOOD = 5 V | 20 | µA | ||
| OUTPUT OVERVOLTAGE AND UNDERVOLTAGE | ||||||
| VFBOV | FB pin over voltage threshold | Factory default settings | 700 | mV | ||
| VFBUV | FB pin under voltage threshold | Factory default settings | 500 | mV | ||
| VUVOV(acc) | FB UV/OV accuracy over range | –4% | 4% | |||
| VOV(hyst) | FB OV hysteresis voltage | 25 | 55 | 90 | mV | |
| OUTPUT VOLTAGE TRIMMING AND MARGINING | ||||||
| VFBTM(step) | Resolution of FB steps with trim and margin | 2 | mV | |||
| tFBTM(step) | Transition time per trim or margin step | After soft-start time | 30 | µs | ||
| VFBTM(max) | Maximum FB voltage with trim or margin only | 660 | mV | |||
| VFBTM(min) | Minimum FB voltage with trim or margin only | 480 | mV | |||
| VFBTM(rng) | FB voltage range with trim and margin combined | 420 | 660 | mV | ||
| VFBMH | Margin high FB pin voltage | Factory default settings | 660 | mV | ||
| VFBML | Margin low FB pin voltage | Factory default settings | 540 | mV | ||
| OUTPUT VOLTAGE AT AVS MODE | ||||||
| VFBAVS(step) | Resolution of FB steps at AVS mode | 2 | mV | |||
| VFBAVS(max) | Maximum FB voltage at AVS mode | 1.5 | V | |||
| VFBAVS(min) | Minimum FB voltage at AVS mode | 500 | mV | |||
| AVS INTERFACE | ||||||
| VVIO | ASIC I/O voltage(1) | 1.8 | 2.5 | V | ||
| VIH(avs) | High-level input voltage, AVSCLK, AVSDATA | VVIO = 2.5 V | 1.75 | V | ||
| VVIO = 1.8 V | 1.26 | |||||
| VIL(avs) | Low-level input voltage, AVSCLK, AVSDATA | VVIO = 2.5 V | 0.75 | V | ||
| VVIO = 1.8 V | 0.54 | |||||
| IIH(avs) | High-level input current, AVSCLK, AVSDATA(1) | –50 | 50 | µA | ||
| IIL(avs) | Low-level input current, AVSCLK, AVSDATA(1) | –50 | 50 | µA | ||
| fAVS | AVS clock frequency range | 10 | 30 | MHz | ||
| MEASUREMENT SYSTEM | ||||||
| MVOUT(rng) | VOUT measurement range | 0.5 | 3.6 | V | ||
| MVOUT(acc) | VOUT measurement accuracy(6) | VOUT = 1 V, 0°C ≤ TJ ≤ 125°C | –0.8% | 0.8% | ||
| MIOUT(rng) | IOUT measurement range(9) | 0 | 50 | A | ||
| MIOUT(acc) | IOUT measurement accuracy(6) | IOUT ≥ 20 A, IOUT_CAL_GAIN = 0.503 mΩ,
0°C ≤ TJ ≤ 125°C, VCSxN ≤ 2.5 V |
–640 | 640 | mA | |
| PMBus INTERFACE(8) | ||||||
| VIH | High-level input voltage, CLK, DATA, CNTL | 2.1 | V | |||
| VIL | Low-level input voltage, CLK, DATA, CNTL | 0.8 | ||||
| IIH | High-level input current, CLK, DATA, CNTL | Pin voltage = 3.3 V | –10 | 10 | µA | |
| IIL | Low-level input current, CLK, DATA, CNTL | Pin voltage = 0 V | –10 | 10 | ||
| VOL | Low-level output voltage, DATA, SMBALRT | IOUT = 4 mA | 0.4 | V | ||
| IOH | High-level output open drain leakage current, DATA, SMBALRT | VOUT = VBP5 | 0 | 10 | µA | |
| IOL | Low-level output open drain current, DATA, SMBALRT | 4 | mA | |||
| COUT | Pin capacitance, CLK, DATA(1) | 1 | pF | |||
| fPMB | PMBus operating frequency range | Slave mode | 10 | 400 | kHz | |
| tBUF | Bus free time between START and STOP(1) | 1.3 | µs | |||
| tHD:STA | Hold time after repeated START(1) | 0.6 | ||||
| tSU:STA | Repeated START set-up time(1) | 0.6 | ||||
| tSU:STO | STOP setup time(1) | 0.6 | ||||
| tHD:DAT | Data hold time(1) | Receive mode | 0 | ns | ||
| Transmit mode | 300 | |||||
| tSU:DAT | Data setup time(1) | 100 | ||||
| tTIMEOUT | Error signal/detect(1) | 25 | 35 | ms | ||
| tLOW:MEXT | Cumulative clock low master extend time(1) | 10 | ms | |||
| tLOW:SEXT | Cumulative clock low slave extend time(1) | 25 | ms | |||
| tLOW | Clock low time(1) | 1.3 | µs | |||
| tHIGH | Clock high time(1) | 0.6 | µs | |||
| tFALL | CLK/DATA fall time(1) | 300 | ns | |||
| tRISE | CLK/DATA rise time(1) | 300 | ||||
| tRETENTION | Retention of configuration parameters(1) | TJ = 25°C | 100 | Year | ||
| Write_cycles | Number of nonvolatile erase/write cycles(1) | TJ = 25°C | 20 | K cycle | ||
| PMBus ADDRESSING | ||||||
| IADD | Address pin bias current | 8.775 | 9.75 | 10.725 | µA | |
| INITIALIZATION TIME | ||||||
| tINI | Initialization time after BP3 voltage is ready(1) | 1 | ms | |||
| TEMPERATURE SENSE AND THERMAL SHUTDOWN | ||||||
| TSD | Junction shutdown temperature(1) | 160 | °C | |||
| THYST | Thermal shutdown hysteresis(1) | 20 | ||||
| ITSNS(ratio) | Ratio of bias current flowing out of TSNS pin, state 2 to state 1 | Non-smart power mode | 9.7 | 10 | 10.3 | µA/µA |
| ITSNS(1) | State 1 current out of TSNS pin | Non-smart power mode | 10 | µA | ||
| ITSNS(2) | State 2 current out of TSNS pin | Non-smart power mode | 100 | µA | ||
| TSNS(acc) | External temperature sense accuracy(6) | –40°C ≤ TSNS ≤ 125°C, Non-smart power mode | –4.5 | 4.5 | °C | |
| –40°C ≤ TSNS ≤ 125°C, Smart power mode | –3 | 3 | ||||
| TOT(flt) | Overtemperature fault limit(1) | Factory default settings | 125 | °C | ||
| OT fault limit range(1) | 120 | 165 | ||||
| TOT(warn) | Overtemperature warning limit(1) | Factory default settings | 100 | °C | ||
| OT warning limit range(1) | 100 | 140 | ||||
| TOT(step) | OT fault/warning step | 1 | °C | |||
| TOT(hys) | OT fault/warning hysteresis(1) | 20 | °C | |||