JAJSGB2D May   2015  – August 2021 TPS61088

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Enable and Start-up
      2. 7.3.2 Undervoltage Lockout (UVLO)
      3. 7.3.3 Adjustable Switching Frequency
      4. 7.3.4 Adjustable Peak Current Limit
      5. 7.3.5 Overvoltage Protection
      6. 7.3.6 Thermal Shutdown
    4. 7.4 Device Functional Modes
      1. 7.4.1 Operation
        1. 7.4.1.1 PWM Mode
        2. 7.4.1.2 PFM Mode
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Custom Design with WEBENCH Tools
        2. 8.2.2.2 Setting Switching Frequency
        3. 8.2.2.3 Setting Peak Current Limit
        4. 8.2.2.4 Setting Output Voltage
        5. 8.2.2.5 Inductor Selection
        6. 8.2.2.6 Input Capacitor Selection
        7. 8.2.2.7 Output Capacitor Selection
        8. 8.2.2.8 Loop Stability
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
    3. 10.3 Thermal Considerations
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Third-Party Products Disclaimer
      2. 11.1.2 Development Support
        1. 11.1.2.1 Custom Design with WEBENCH Tools
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 サポート・リソース
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Pin Configuration and Functions

GUID-51C95595-D569-4C02-BC65-657AAD328B99-low.gif Figure 5-1 20-Pin VQFN With Thermal Pad RHL Package(Top View)
Table 5-1 Pin Functions
PIN I/O DESCRIPTION
NAME NUMBER
VCC 1 O Output of the internal regulator. A ceramic capacitor of more than 1.0 µF is required between this pin and ground.
EN 2 I Enable logic input. Logic high level enables the device. Logic low level disables the device and turns it into shutdown mode.
FSW 3 I The switching frequency is programmed by a resistor between this pin and the SW pin.
SW 4, 5, 6, 7 I The switching node pin of the converter. It is connected to the drain of the internal low-side power MOSFET and the source of the internal high-side power MOSFET.
BOOT 8 O Power supply for high-side MOSFET gate driver. A ceramic capacitor of 0.1 µF must be connected between this pin and the SW pin.
VIN 9 I IC power supply input
SS 10 O Soft-start programming pin. An external capacitor sets the ramp rate of the reference voltage of the internal error amplifier during soft start.
NC 11, 12 No connection inside the device. Connect these two pins to the ground plane on the PCB for good thermal dissipation.
MODE 13 I Operation mode selection pin for the device in light load condition. When this pin is connected to ground, the device works in PWM mode. When this pin is left floating, the device works in PFM mode.
VOUT 14, 15, 16 O Boost converter output
FB 17 I Voltage feedback. Connect to the center tape of a resistor divider to program the output voltage.
COMP 18 O Output of the internal error amplifier, the loop compensation network must be connected between this pin and the AGND pin.
ILIM 19 O Adjustable switch peak current limit. An external resistor must be connected between this pin and the AGND pin.
AGND 20 Signal ground of the IC
PGND 21 Power ground of the IC. It is connected to the source of the low-side MOSFET.