SNVU760 February   2021

 

  1.   Trademarks
  2. 1Introduction
    1. 1.1 Related Documentation
    2. 1.2 TPS3704x-Q1 Applications
  3. 2Schematic, Bill of Materials, and Layout
    1. 2.1 TPS3704Q1EVM Schematic
    2. 2.2 TPS3704Q1EVM Bill of Materials
    3. 2.3 Layout and Component Placement
    4. 2.4 Layout
  4. 3EVM Connectors
    1. 3.1 EVM Test Points
    2. 3.2 EVM Jumpers
  5. 4EVM Setup and Operation
    1. 4.1 Supply Voltage (VDD)
    2. 4.2 Monitoring Input Voltage
    3. 4.3 Default Reset Outputs (RESET1 and RESET2)
    4. 4.4 Optional Reset Output (RESET3)
  6. 5Revision History

Default Reset Outputs (RESET1 and RESET2)

The TPS3704Q1EVM comes populated with the TPS37044A7OHDDFRQ1 device variant which has an open-drain, active-low output topology for the RESET1 and RESET2 pins. The other device variants provide different number of RESET output pins and can be used on this EVM. The TPS3704Q1EVM provides test points TP5 and TP6 that are connected directly to the RESET1 and RESET2 pins, respectively, for monitoring and/or interfacing to other devices.

For TPS37044-Q1 RESET1 asserts when either SENSE1 or SENSE2 voltages fall outside of the overvoltage or undervoltage window threshold. RESET1 stays asserted for the reset timeout period after both SENSE1 and SENSE2 voltages fall back within the window threshold. This is shown in Figure 4-6.

For all other device options, RESET1 asserts when the voltage on SENSE1 falls outside of the overvoltage or undervoltage threshold window. RESET1 stays asserted for the reset timeout period after SENSE1 voltage falls back within the window threshold.

For TPS37044-Q1 RESET2 asserts when either SENSE3 or SENSE4 fall outside of the aformentioned window threshold. RESET2 stays asserted for the reset timeout period after both SENSE3 and SENSE4 voltages fall back within the window threshold. This is shown in Figure 4-7.

For the two channel and three channel device options (TPS37042-Q1 and TPS37043-Q1 respectively) RESET2 asserts when the voltage on SENSE2 falls outside of the overvoltage or undervoltage threshold window. RESET2 stays asserted for the reset timeout period after SENSE2 voltage falls back within the window threshold.

GUID-20210208-CA0I-G7KQ-GDPG-VLWHKNB62GJN-low.svgFigure 4-6 Default RESET1 Output Logic
GUID-20210208-CA0I-CP2C-VGDV-G40CTPC8F9NT-low.svgFigure 4-7 Default RESET2 Output Logic