SBASA74C January 2023 – April 2025 ADS9217 , ADS9218 , ADS9219
PRODUCTION DATA
The ADS921x features a high-speed, serial LVDS data interface with 2-lane and 1-lane options for data output. The host configures the output data frame width to 20 bits or 24 bits with the single-data rate (SDR) and double-data rate (DDR) modes. Table 7-7 and Table 7-8 configuration.
Configure the INIT_1 register field before writing to other register fields, as described in Table 7-7 and Table 7-8.
| DATA FRAME WIDTH (Bits) | DATA RATE | OUTPUT LANES | INIT_1 0x04[3:0] |
DATA_LANES 0x12[2:0] |
DATA_RATE 0xC1[8] |
CLK1 0xC0[12] |
CLK2 0xC1[0] |
CLK3 0xC5[9] |
CLK4 0xC5[3:2] |
CLK5 0xFB[1] |
CLK6 0x1C[7:6] |
|---|---|---|---|---|---|---|---|---|---|---|---|
| 20 | SDR | 1 | 0x000B | 5 | 1 | 1 | 1 | 1 | 3 | 0 | 3 |
| 20 | SDR | 2 | 0x000B | 0 | 1 | 0 | 1 | 0 | 3 | 0 | 3 |
| 20 | DDR | 1 | 0x000B | 5 | 0 | 1 | 1 | 1 | 3 | 0 | 3 |
| 20 | DDR | 2 | 0x000B | 0 | 0 | 0 | 1 | 0 | 3 | 0 | 3 |
| 24 | SDR | 1 | 0x000B | 7 | 1 | 1 | 0 | 1 | 3 | 0 | 3 |
| 24 | SDR | 2 | 0x0000 | 2 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 24 | DDR | 1 | 0x000B | 7 | 0 | 1 | 0 | 1 | 3 | 0 | 3 |
| 24 | DDR | 2 | 0x0000 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| DATA FRAME WIDTH (Bits) | DATA RATE | OUTPUT LANES | INIT_1 0x04[3:0] |
DATA_LANES 0x12[2:0] |
DATA_RATE 0xC1[8] |
CLK1 0xC0[12] |
CLK2 0xC1[0] |
CLK3 0xC5[9] |
CLK4 0xC5[3:2] |
CLK5 0xFB[1] |
CLK6 0x1C[7:6] |
|---|---|---|---|---|---|---|---|---|---|---|---|
| 20 | SDR | 1 | – | Not supported | |||||||
| 20 | SDR | 2 | – | Not supported | |||||||
| 20 | DDR | 1 | – | Not supported | |||||||
| 20 | DDR | 2 | – | Not supported | |||||||
| 24 | SDR | 1 | – | 2 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 24 | SDR | 2 | – | 2 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 24 | DDR | 1 | – | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 24 | DDR | 2 | – | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
The ADS921x generates a data clock DCLK that is a multiple of the ADC sampling clock SMPL_CLK. The data clock frequency depends on the number of data output lanes (1 or 2), data frame width, and data rate. The data frame width is 20 or 24 bits and the data rate is SDR or DDR. Equation 4 calculates the DCLK speed. Table 7-9 lists the possible values for the output data clock frequency.
| ADC CHANNELS | DATA FRAME WIDTH (Bits) | DATA RATE (1 = SDR, 2 = DDR) |
OUTPUT LANES(1) | SMPL_CLK MULTIPLIER | DCLK (SMPL_CLK = 5MHz) | DCLK (SMPL_CLK = 10MHz) | DCLK (SMPL_CLK = 20MHz) |
|---|---|---|---|---|---|---|---|
| 2 | 24 | 1 | 1 | 48 | 240MHz | — | — |
| 2 | 24 | 120MHz | —(2) | —(2) | |||
| 2 | 1 | 24 | 120MHz | 240MHz | 480MHz | ||
| 2 | 12 | 60MHz | 120MHz | 240MHz | |||
| 20 | 1 | 1 | 40 | 200MHz | —(3) | —(3) | |
| 2 | 20 | 100MHz | —(3) | —(3) | |||
| 2 | 1 | 20 | 100MHz | —(3) | —(3) | ||
| 2 | 10 | 50MHz | —(3) | —(3) |