SBOSA45D February   2022  – January 2025 TMP1826

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Description (cont.)
  6. Device Comparison
  7. Pin Configuration and Functions
  8. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 1-Wire® Interface Timing
    7. 7.7 EEPROM Characteristics
    8. 7.8 Timing Diagrams
    9. 7.9 Typical Characteristics
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  Power Up
      2. 8.3.2  Power Mode Switch
      3. 8.3.3  Bus Pullup Resistor
      4. 8.3.4  Temperature Results
      5. 8.3.5  Temperature Offset
      6. 8.3.6  Temperature Alert
      7. 8.3.7  Standard Device Address
        1. 8.3.7.1 Unique 64-Bit Device Address and ID
      8. 8.3.8  Flexible Device Address
        1. 8.3.8.1 Non-Volatile Short Address
        2. 8.3.8.2 IO Hardware Address
        3. 8.3.8.3 Resistor Address
        4. 8.3.8.4 Combined IO and Resistor Address
      9. 8.3.9  CRC Generation
      10. 8.3.10 Functional Register Map
      11. 8.3.11 User Memory Map
      12. 8.3.12 Bit Communication
        1. 8.3.12.1 Host Write, Device Read
        2. 8.3.12.2 Host Read, Device Write
      13. 8.3.13 Bus Speed
      14. 8.3.14 NIST Traceability
    4. 8.4 Device Functional Modes
      1. 8.4.1 Conversion Modes
        1. 8.4.1.1 Basic One-Shot Conversion Mode
        2. 8.4.1.2 Auto Conversion Mode
        3. 8.4.1.3 Stacked Conversion Mode
        4. 8.4.1.4 Continuous Conversion Mode
      2. 8.4.2 Alert Function
        1. 8.4.2.1 Alert Mode
        2. 8.4.2.2 Comparator Mode
      3. 8.4.3 1-Wire® Interface Communication
        1. 8.4.3.1 Bus Reset Phase
        2. 8.4.3.2 Address Phase
          1. 8.4.3.2.1 READADDR (33h)
          2. 8.4.3.2.2 MATCHADDR (55h)
          3. 8.4.3.2.3 SEARCHADDR (F0h)
          4. 8.4.3.2.4 ALERTSEARCH (ECh)
          5. 8.4.3.2.5 SKIPADDR (CCh)
          6. 8.4.3.2.6 OVD SKIPADDR (3Ch)
          7. 8.4.3.2.7 OVD MATCHADDR (69h)
          8. 8.4.3.2.8 FLEXADDR (0Fh)
        3. 8.4.3.3 Function Phase
          1. 8.4.3.3.1  CONVERTTEMP (44h)
          2. 8.4.3.3.2  WRITE SCRATCHPAD-1 (4Eh)
          3. 8.4.3.3.3  READ SCRATCHPAD-1 (BEh)
          4. 8.4.3.3.4  COPY SCRATCHPAD-1 (48h)
          5. 8.4.3.3.5  WRITE SCRATCHPAD-2 (0Fh)
          6. 8.4.3.3.6  READ SCRATCHPAD-2 (AAh)
          7. 8.4.3.3.7  COPY SCRATCHPAD-2 (55h)
          8. 8.4.3.3.8  READ EEPROM (F0h)
          9. 8.4.3.3.9  GPIO WRITE (A5h)
          10. 8.4.3.3.10 GPIO READ (F5h)
      4. 8.4.4 NVM Operations
        1. 8.4.4.1 Programming User Data
        2. 8.4.4.2 Register and Memory Protection
          1. 8.4.4.2.1 Scratchpad-1 Register Protection
          2. 8.4.4.2.2 User Memory Protection
    5. 8.5 Programming
      1. 8.5.1 Single Device Temperature Conversion and Read
      2. 8.5.2 Multiple Device Temperature Conversion and Read
      3. 8.5.3 Register Scratchpad-1 Update and Commit
      4. 8.5.4 Single Device EEPROM Programming and Verify
      5. 8.5.5 Single Device EEPROM Page Lock Operation
      6. 8.5.6 Multiple Device IO Read
      7. 8.5.7 Multiple Device IO Write
    6. 8.6 Register Map
      1. 8.6.1  Temperature Result LSB Register (Scratchpad-1 offset = 00h) [reset = 00h]
      2. 8.6.2  Temperature Result MSB Register (Scratchpad-1 offset = 01h) [reset = 00h]
      3. 8.6.3  Status Register (Scratchpad-1 offset = 02h) [reset = 3Ch]
      4. 8.6.4  Device Configuration-1 Register (Scratchpad-1 offset = 04h) [reset = 70h]
      5. 8.6.5  Device Configuration-2 Register (Scratchpad-1 offset = 05h) [reset = 80h]
      6. 8.6.6  Short Address Register (Scratchpad-1 offset = 06h) [reset = 00h]
      7. 8.6.7  Temperature Alert Low LSB Register (Scratchpad-1 offset = 08h) [reset = 00h]
      8. 8.6.8  Temperature Alert Low MSB Register (Scratchpad-1 offset = 09h) [reset = 00h]
      9. 8.6.9  Temperature Alert High LSB Register (Scratchpad-1 offset = 0Ah) [reset = F0h]
      10. 8.6.10 Temperature Alert High MSB Register (Scratchpad-1 offset = 0Bh) [reset = 07h]
      11. 8.6.11 Temperature Offset LSB Register (Scratchpad-1 offset = 0Ch) [reset = 00h]
      12. 8.6.12 Temperature Offset MSB Register (Scratchpad-1 offset = 0Dh) [reset = 00h]
      13. 8.6.13 IO Read Register [reset = F0h]
      14. 8.6.14 IO Configuration Register [reset = 00h]
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Bus Powered Application
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
      2. 9.2.2 Supply Powered Application
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
      3. 9.2.3 UART Interface for Communication
        1. 9.2.3.1 Design Requirements
        2. 9.2.3.2 Detailed Design Procedure
    3. 9.3 Power Supply Recommendations
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Documentation Support
      1. 10.1.1 Related Documentation
    2. 10.2 Receiving Notification of Documentation Updates
    3. 10.3 Support Resources
    4. 10.4 Trademarks
    5. 10.5 Electrostatic Discharge Caution
    6. 10.6 Glossary
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 

Copyright © 2024, Texas Instruments Incorporated