SCES987A June   2025  – September 2025 TXG4041 , TXG4042

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics
    6. 5.6  Supply Current
    7. 5.7  Switching Characteristics, VCCA = 1.8 ± 0.15V
    8. 5.8  Switching Characteristics, VCCA = 2.5 ± 0.2V
    9. 5.9  Switching Characteristics, VCCA = 3.3 ± 0.3V
    10. 5.10 Switching Characteristics, VCCA = 5.0 ± 0.5V
    11. 5.11 Switching Characteristics: Tsk, TMAX
    12. 5.12 Typical Characteristics
  7. Parameter Measurement Information
    1. 6.1 Load Circuit and Voltage Waveforms
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 CMOS Schmitt-Trigger Inputs with Integrated Pulldowns
        1. 7.3.1.1 Inputs with Integrated Static Pull-Down Resistors
      2. 7.3.2 Balanced High-Drive CMOS Push-Pull Outputs
      3. 7.3.3 VCC Disconnect
      4. 7.3.4 Over-Voltage Tolerant Inputs
      5. 7.3.5 Glitch-Free Power Supply Sequencing
      6. 7.3.6 Negative Clamping Diodes
      7. 7.3.7 Fully Configurable Dual-Rail Design
      8. 7.3.8 Supports High-Speed Translation
      9. 7.3.9 AC Noise Rejection
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
      3. 8.2.3 Application Curve
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Load Circuit and Voltage Waveforms

Unless otherwise noted, generators supply all input pulses that have the following characteristics:

  • f = 1MHz
  • ZO = 50Ω
  • Δt/ΔV ≤ 1ns/V
TXG4041 TXG4042 Load Circuit
  1. CL includes probe and jig capacitance.
Figure 6-1 Load Circuit
Table 6-1 Load Circuit Conditions
Parameter VCCO RL CL S1 VTP
tpd Propagation (delay) time 1.71V – 5.5V 10kΩ 15pF Open N/A
ten, tdis Enable time, disable time 1.71V – 2.7V 10kΩ 15pF 2 × VCCO 0.15V
3.0V – 5.5V 10kΩ 15pF 2 × VCCO 0.3V
ten, tdis Enable time, disable time 1.71V – 2.7V 10kΩ 15pF GND 0.15V
3.0V – 5.5V 10kΩ 15pF GND 0.3V
TXG4041 TXG4042 Switching Characteristics
                    Voltage Waveforms
  1. VCCI is the supply pin associated with the input port.
  2. VOH and VOL are typical output voltage levels that occur with specified RL, CL, and S1
Figure 6-2 Switching Characteristics Voltage Waveforms
TXG4041 TXG4042 Default Output Delay Time
                    & Time from UVLO to Valid Output Voltage Waveform
  1. VCCI is the supply pin associated with the input port.
  2. VOH and VOL are typical output voltage levels that occur with specified RL, CL, and S1
Figure 6-3 Default Output Delay Time & Time from UVLO to Valid Output Voltage Waveform
TXG4041 TXG4042 Enable
                    Time And Disable Time
  1. Output waveform on the condition that input is driven to a valid Logic Low.
  2. Output waveform on the condition that input is driven to a valid Logic High.
  3. VCCO is the supply pin associated with the output port.
  4. VOH and VOL are typical output voltage levels with specified RL, CL, and S1.
Figure 6-4 Enable Time And Disable Time
TXG4041 TXG4042 Common-Mode Transient
                        Immunity Test Circuit
  1. CL = 15pF and includes instrumentation and fixture capacitance within ±20%.
Figure 6-5 Common-Mode Transient Immunity Test Circuit