SCLS527F July 2003 – June 2025 SN74AHC245-Q1
PRODUCTION DATA
The SN74AHC245-Q1 octal bus transceiver is designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements. This device allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable (OE) input can be used to disable the device so that the buses effectively are isolated.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
| PART NUMBER | PACKAGE(1) | PACKAGE SIZE(2) | BODY SIZE(3) |
|---|---|---|---|
| SN74AHC245-Q1 | PW (TSSOP, 20) | 6.5mm × 6.4mm | 6.5mm × 4.4mm |
| RKS (VQFN, 20) | 4.5mm × 2.5mm | 4.5mm × 2.5mm | |
| DGS (VSSOP, 20) | 5.1mm × 4.9mm | 5.1mm × 3mm |
Simplified Schematic