SLASFJ7 July 2024 MSPM0C1106-Q1
ADVANCE INFORMATION
TI recommends connecting a combination of a 10µF and a 0.1µF low-ESR ceramic decoupling capacitor to the VDD and VSS pins. Higher-value capacitors may be used but can impact supply rail ramp-up time. Decoupling capacitors must be placed as close as possible to the pins that they decouple (within a few millimeters).
The NRST reset pin is required to connect an external 47kΩ pullup resistor with a 1000pF pulldown capacitor.
For devices supporting external crystals, external bypass capacitors for the crystal oscillator pins are required. Refer to MSPM0 C-Series Microcontrollers Technical Reference Manual which explains how to calculate the capacitor value.
For 5V-tolerant open drain IOs (ODIO), a pullup resistor is required to output a logic high signal. This is required for I2C and UART functions if the ODIO are used.