SLLSFQ8C December 2024 – September 2025 THVD9491-SEP
PRODUCTION DATA
| NAME | NO. | TYPE | DESCRIPTION |
|---|---|---|---|
| VIO | 1 | Logic Supply | 1.65V to 5.5V supply for logic I/O signals (R, RE, D, DE, and SLR) |
| R | 2 | Digital Output | Receive data output |
| RE | 3 | Digital Input | Receiver enable input |
| DE | 4 | Digital Input | Driver enable input |
| D | 5 | Digital Input | Transmission data input |
| GND | 6 | Reference Potential | Local device ground |
| NC | 7,13 | No Connect | Not connected internally. |
| SLR | 8 | Digital Input | Slew rate selection pin: Low = 50Mbps, High = 20Mbps. Defaults to 50Mbps if left floating. |
| Y | 9 | Bus Output | RS-485 bus output, Y |
| Z | 10 | Bus Output | RS-485 bus output, Z |
| B | 11 | Bus Input | RS-485 bus input, B |
| A | 12 | Bus Input | RS-485 bus input, A |
| VCC | 14 | Bus Supply | 3V to 5.5V supply for A and B bus lines |