SPRUIY2A November 2024 – March 2025 F29H850TU , F29H859TU-Q1
| Bit | Bitfield | Reset Value | Description |
|---|---|---|---|
| 0 | INTF | 0h | This flag gets set when PIPE generates INT interrupt |
| 1 | RTINTF | 0h | This flag gets set when PIPE generates RTINT interrupt |
| 2 | NMIF | 0h | This flag gets set when PIPE generates NMI interrupt |
| 3-7 | RESERVED | 0h | RESERVED |
| 8-15 | ATOMIC COUNTER | 0h | ATOMIC Counter: When the ATOMIC #N operation is executed, the counter is loaded with the specified count value #N. The counter then starts decrementing on every instruction packet execution. Interrupts are blocked until the counter reaches zero. The maximum #N value supported is 64 packets. |
| 16-19 | CURRSP | 0h | Current Stack Pointer: The C29x CPU system supports multiple software STACKs. This field reflects the current active STACK. |
| 20-23 | INTSP | 0h | Interrupt Stack Pointer: The INT interrupt can only be executed from one selected STACK which is reflected by the INTSP field. This value is programmed in the interrupt controller (PIPE). Reset value is determined the value driven by PIPE. |
| 24-26 | RESERVED | 0h | RESERVED |
| 27-30 | CURRLINK | 0h | Current LINK: The C29x CPU security and safety system supports a concept of LINKs (described in Chapter 5). This field reflects the current active LINK value in the D2 phase. |
| 31 | RESERVED | 0h | RESERVED |