SWRZ166A November 2024 – June 2025 AWR2944P
| ADVISORY NUMBER | ADVISORY TITLE | AWR2944P | AWR2E44P | AWR2944-ECO | AWR2E44-ECO | AWR2944LC | AWR2E44LC |
|---|---|---|---|---|---|---|---|
| MAIN SUBSYSTEM | |||||||
| MSS#25 | Debugger May Display Unpredictable Data in the Memory Browser Window if a System Reset Occurs | X | X | X | X | X | X |
| MSS#27 | MibSPI in Peripheral Mode in 3- or 4-Pin Communication Transmits Data Incorrectly for Slow SPICLK Frequencies and for Clock Phase = 1 | X | X | X | X | X | X |
| MSS#28 | A Data Length Error is Generated Repeatedly in Peripheral Mode When IO Loopback is Enabled | X | X | X | X | X | X |
| MSS#29 | Spurious RX DMA REQ From a Peripheral Mode MibSPI | X | X | X | X | X | X |
| MSS#30 | MibSPI RX RAM RXEMPTY Bit Does Not Get Cleared After Reading | X | X | X | X | X | X |
| MSS#33 | MibSPI RAM ECC is Not Read Correctly in DIAG Mode | X | X | X | X | X | X |
| MSS#40 | Any EDMA Transfer That Spans ACCEL_MEM1 +ACCEL_MEM2 Memories of Hardware Accelerator May Result In Data Corruption Without Any Notification Of Error From The SoC | X | X | X | X | X | X |
| Issues seen in potential interoperability with receiver supporting only Strict Alignment User Flow Control Stripping during Overflow message transmission in Aurora 64B/66B Protocol | X | X | X | X | |||
| Incorrect behavior seen when context switch happens in the last parameter-set in HWA 2.0 | X | X | X | X | X | X | |
| Aurora TX UDP size<=4 is invalid | X | X | X | X | |||
| PMIC CLKOUT dithering in chirp-to-chirp staircase mode not supported | X | X | X | X | X | X | |
| CR4 STC Boot Monitor Failure | X | X | X | X | X | X | |
| Loss of data observed on Flush/Marker or completion of packet over MDO interface. | X | X | X | X | X | X | |
| Data aborts seen while access made to last 24 bytes of the configured MPU region and cache is enabled | X | X | X | X | X | X | |
| HWA hangs when using back to back FFT3X paramsets | X | X | X | X | X | X | |
| Potential system hang when Cortex R5 AXI Initiator Port across subsystem boundaries. | X | X | X | X | X | X | |
| Hangup during multiple read access to MCRC | X | X | X | X | X | X | |
| Incorrect histogram output with 48pt Radix-3 FFT and histogram enabled in HWA | X | X | X | X | X | X | |
| 2DMax with SRCACNT less than 3 will produce incorrect values in HWA | X | X | X | X | X | X | |
| ANALOG / MILLIMETER WAVE | |||||||
| ANA#12A | Second Harmonic (HD2) Present in the Receiver | X | X | X | X | X | X |
| ANA#37A | High RX gain droop across LO frequency | X | X | X | X | X | X |
| ANA#39 | HPF cutoff frequency 2800kHz configuration can result in incorrect RX IFA gains and filter corner frequencies | X | X | X | X | X | X |
| ANA#43 | Errors seen in Synthesizer Frequency Live monitor | X | X | X | X | X | X |
| ANA#44 | In 3.3V IO mode, back power is observed on the 1.8V rail from 3.3V rail | X | X | X | X | X | X |
| ANA#45 | Spurs Caused due to Digital Activity | X | X | X | |||
| ANA#46 | Spurs caused due to data transfer activity | X | X | X | X | X | X |
| ANA#47 | RX Spurs observed across RXs in Idle Channel Scenario | X | X | X | X | X | X |
| Spurs Caused due to Digital Activity [AWR2944P] | X | X | X | ||||