UC2825A-Q1

現行

車用 8.4V 至 22V,最高 1MHz 電流模式 PWM 控制器

產品詳細資料

Vin (max) (V) 22 Operating temperature range (°C) -40 to 125 Control mode Current, Voltage Topology Boost, Flyback, Forward, Full bridge, Half bridge, Push pull Rating Automotive Duty cycle (max) (%) 50
Vin (max) (V) 22 Operating temperature range (°C) -40 to 125 Control mode Current, Voltage Topology Boost, Flyback, Forward, Full bridge, Half bridge, Push pull Rating Automotive Duty cycle (max) (%) 50
SOIC (DW) 16 106.09 mm² 10.3 x 10.3
  • Qualified for Automotive Applications
  • Improved Version of the UC3825 PWM
  • Compatible With Voltage-Mode or Current-Mode Control Methods
  • Practical Operation at Switching Frequencies to 1 MHz
  • 50-ns Propagation Delay to Output
  • High-Current Dual Totem-Pole Outputs: 2 A (Peak)
  • Trimmed Oscillator Discharge Current
  • Low 100-µA Startup Current
  • Pulse-by-Pulse Current-Limiting Comparator
  • Latched Overcurrent Comparator With Full-Cycle Restart

  • Qualified for Automotive Applications
  • Improved Version of the UC3825 PWM
  • Compatible With Voltage-Mode or Current-Mode Control Methods
  • Practical Operation at Switching Frequencies to 1 MHz
  • 50-ns Propagation Delay to Output
  • High-Current Dual Totem-Pole Outputs: 2 A (Peak)
  • Trimmed Oscillator Discharge Current
  • Low 100-µA Startup Current
  • Pulse-by-Pulse Current-Limiting Comparator
  • Latched Overcurrent Comparator With Full-Cycle Restart

The UC2825A pulse-width modulation (PWM) controller is an improved versions of the standard UC3825. Performance enhancements have been made to several of the circuit blocks. Error amplifier gain bandwidth product is 12 MHz, while input offset voltage is 2 mV. Current limit threshold is specified to a tolerance of 5%. Oscillator discharge current is specified at 10 mA for accurate dead-time control. Frequency accuracy is improved to 6%. Startup supply current, typically 100 µA, is ideal for off-line applications. The output drivers are redesigned to actively sink current during undervoltage lockout (UVLO) at no expense to the startup current specification. In addition, each output is capable of 2-A peak currents during transitions.

Functional improvements have also been implemented. The shutdown comparator is now a high-speed overcurrent comparator with a threshold of 1.2 V. The overcurrent comparator sets a latch that ensures full discharge of the soft-start capacitor before allowing a restart. While the fault latch is set, the outputs are in the low state. In the event of continuous faults, the soft-start capacitor is fully charged before discharge to insure that the fault frequency does not exceed the designed soft start period. The CLOCK pin has become CLK/LEB. This pin combines the functions of clock output and leading edge blanking adjustment and has been buffered for easier interfacing.

The UC2825A has dual alternating outputs and the same pin configuration of the UC3825. "A" version parts have UVLO thresholds identical to the original UC3825.

See the application report, The UC3823A,B and UC3825A,B Enhanced Generation of PWM Controllers (SLUA125) for detailed technical and application information.

The UC2825A pulse-width modulation (PWM) controller is an improved versions of the standard UC3825. Performance enhancements have been made to several of the circuit blocks. Error amplifier gain bandwidth product is 12 MHz, while input offset voltage is 2 mV. Current limit threshold is specified to a tolerance of 5%. Oscillator discharge current is specified at 10 mA for accurate dead-time control. Frequency accuracy is improved to 6%. Startup supply current, typically 100 µA, is ideal for off-line applications. The output drivers are redesigned to actively sink current during undervoltage lockout (UVLO) at no expense to the startup current specification. In addition, each output is capable of 2-A peak currents during transitions.

Functional improvements have also been implemented. The shutdown comparator is now a high-speed overcurrent comparator with a threshold of 1.2 V. The overcurrent comparator sets a latch that ensures full discharge of the soft-start capacitor before allowing a restart. While the fault latch is set, the outputs are in the low state. In the event of continuous faults, the soft-start capacitor is fully charged before discharge to insure that the fault frequency does not exceed the designed soft start period. The CLOCK pin has become CLK/LEB. This pin combines the functions of clock output and leading edge blanking adjustment and has been buffered for easier interfacing.

The UC2825A has dual alternating outputs and the same pin configuration of the UC3825. "A" version parts have UVLO thresholds identical to the original UC3825.

See the application report, The UC3823A,B and UC3825A,B Enhanced Generation of PWM Controllers (SLUA125) for detailed technical and application information.

下載 觀看有字幕稿的影片 影片

您可能會感興趣的類似產品

open-in-new 比較替代產品
功能相似於所比較的產品
TL494 現行 40V、0.2A 300KHz PWM 控制器 Supports push-pull topology

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 2
類型 標題 日期
* Data sheet High-Speed PWM Controller datasheet 2007年 9月 27日
Technical article Hybrid electric vehicles and electric vehicles need different isolated DC/DCs to w PDF | HTML 2017年 12月 27日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

封裝 引腳 下載
SOIC (DW) 16 檢視選項

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 資格摘要
  • 進行中可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片