전원 관리 선형 및 저손실(LDO) 레귤레이터

TPS73

활성

800mA, 10V, 저손실 전압 레귤레이터(전원 양호 및 활성화 지원)

이 제품의 최신 버전이 있습니다

open-in-new 대안 비교
비교 대상 장치보다 업그레이드된 기능을 지원하는 즉각적 대체품
TPS745-Q1 활성 오토모티브 500mA, 저 IQ, 높은 PSRR, 저손실(LDO) 전압 레귤레이터(전원 양호 지원) Automotive version
다른 핀 출력을 지원하지만 비교 대상 장치와 동일한 기능
TPS7A26 활성 전원 양호 기능을 지원하는 500mA, 18V, 초저 IQ, 고정밀, 조정 가능한 저손실 전압 레귤레이터 Alternative product with higher accuracy and ultra-low Iq in a 2-mm x 2-mm WSON package

제품 상세 정보

Output options Adjustable Output, Fixed Output Iout (max) (A) 0.5 Vin (max) (V) 10 Vin (min) (V) 2.47 Vout (max) (V) 9.75 Vout (min) (V) 1.2 Fixed output options (V) 2.5, 3, 3.3, 4.8, 5 Noise (µVrms) 74 Iq (typ) (mA) 0.34 Thermal resistance θJA (°C/W) 106 Rating Catalog Load capacitance (min) (µF) 10 Regulated outputs (#) 1 Features Enable, Power good Accuracy (%) 2 PSRR at 100 KHz (dB) 8 Dropout voltage (Vdo) (typ) (mV) 270 Operating temperature range (°C) -40 to 125
Output options Adjustable Output, Fixed Output Iout (max) (A) 0.5 Vin (max) (V) 10 Vin (min) (V) 2.47 Vout (max) (V) 9.75 Vout (min) (V) 1.2 Fixed output options (V) 2.5, 3, 3.3, 4.8, 5 Noise (µVrms) 74 Iq (typ) (mA) 0.34 Thermal resistance θJA (°C/W) 106 Rating Catalog Load capacitance (min) (µF) 10 Regulated outputs (#) 1 Features Enable, Power good Accuracy (%) 2 PSRR at 100 KHz (dB) 8 Dropout voltage (Vdo) (typ) (mV) 270 Operating temperature range (°C) -40 to 125
PDIP (P) 8 92.5083 mm² 9.81 x 9.43 SOIC (D) 8 29.4 mm² 4.9 x 6 TSSOP (PW) 20 41.6 mm² 6.5 x 6.4
  • Available in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V Fixed-Output and Adjustable Versions
  • Integrated Precision Supply-Voltage Supervisor Monitoring Regulator Output Voltage
  • Active-Low Reset Signal with 200-ms Pulse Width
  • Very Low Dropout Voltage...Maximum of 35 mV at IO = 100 mA (TPS7350)
  • Low Quiescent Current - Independent of Load...340 uA Typ
  • Extremely Low Sleep-State Current, 0.5 uA Max
  • 2% Tolerance Over Full Range of Load, Line, and Temperature for Fixed-Output Versions§
  • Output Current Range of 0 mA to 500 mA
  • TSSOP Package Option Offers Reduced Component Height For Critical Applications

§ The TPS7325 has a tolerance of ±3% over the full temperature range.
The TPS71xx and the TPS72xx are 500-mA and 250-mA output regulators respectively, offering performance similar to that of the TPS73xx but without the delayed-reset function. The TPS72xx devices are further differentiated by availability in 8-pin thin-shrink small-outline packages (TSSOP) for applications requiring minimum package size.

  • Available in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V Fixed-Output and Adjustable Versions
  • Integrated Precision Supply-Voltage Supervisor Monitoring Regulator Output Voltage
  • Active-Low Reset Signal with 200-ms Pulse Width
  • Very Low Dropout Voltage...Maximum of 35 mV at IO = 100 mA (TPS7350)
  • Low Quiescent Current - Independent of Load...340 uA Typ
  • Extremely Low Sleep-State Current, 0.5 uA Max
  • 2% Tolerance Over Full Range of Load, Line, and Temperature for Fixed-Output Versions§
  • Output Current Range of 0 mA to 500 mA
  • TSSOP Package Option Offers Reduced Component Height For Critical Applications

§ The TPS7325 has a tolerance of ±3% over the full temperature range.
The TPS71xx and the TPS72xx are 500-mA and 250-mA output regulators respectively, offering performance similar to that of the TPS73xx but without the delayed-reset function. The TPS72xx devices are further differentiated by availability in 8-pin thin-shrink small-outline packages (TSSOP) for applications requiring minimum package size.

The TPS73xx devices are members of a family of micropower low-dropout (LDO) voltage regulators. They are differentiated from the TPS71xx and TPS72xx LDOs by their integrated delayed microprocessor-reset function. If the precision delayed reset is not required, the TPS71xx and TPS72xx should be considered.

The RESET\ output of the TPS73xx initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS73xx monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage.

If that occurs, the RESET\ output (open-drain NMOS) turns on, taking the RESET\ signal low. RESET\ stays low for the duration of the undervoltage condition. Once the undervoltage condition ceases, a 200-ms (typ) time-out begins. At the completion of the 200-ms delay, RESET\ goes high.

An order of magnitude reduction in dropout voltage and quiescent current over conventional LDO performance is achieved by replacing the typical pnp pass transistor with a PMOS device.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (maximum of 35mV at an output current of 100 mA for the TPS7350) and is directly proportional to the output current (see Figure1). Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is low and remains constant, independent of output loading (typically 340 uA over the full range of output current, 0 mA to 500mA). These two key specifications yield a significant improvement in operating life for battery-powered systems.

The LDO family also features a sleep mode; applying a logic high signal to EN\ (enable\) shuts down the regulator, reducing the quiescent current to 0.5 uA maximum at TJ = 25°C.

The TPS73xx is offered in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.2 V to 9.75 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges (3% for the 2.5 V and the adjustable version). The TPS73xx family is available in PDIP (8 pin), SO (8 pin) and TSSOP (20 pin) packages. The TSSOP has a maximum height of 1.2mm.

The TPS73xx devices are members of a family of micropower low-dropout (LDO) voltage regulators. They are differentiated from the TPS71xx and TPS72xx LDOs by their integrated delayed microprocessor-reset function. If the precision delayed reset is not required, the TPS71xx and TPS72xx should be considered.

The RESET\ output of the TPS73xx initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS73xx monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage.

If that occurs, the RESET\ output (open-drain NMOS) turns on, taking the RESET\ signal low. RESET\ stays low for the duration of the undervoltage condition. Once the undervoltage condition ceases, a 200-ms (typ) time-out begins. At the completion of the 200-ms delay, RESET\ goes high.

An order of magnitude reduction in dropout voltage and quiescent current over conventional LDO performance is achieved by replacing the typical pnp pass transistor with a PMOS device.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (maximum of 35mV at an output current of 100 mA for the TPS7350) and is directly proportional to the output current (see Figure1). Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is low and remains constant, independent of output loading (typically 340 uA over the full range of output current, 0 mA to 500mA). These two key specifications yield a significant improvement in operating life for battery-powered systems.

The LDO family also features a sleep mode; applying a logic high signal to EN\ (enable\) shuts down the regulator, reducing the quiescent current to 0.5 uA maximum at TJ = 25°C.

The TPS73xx is offered in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.2 V to 9.75 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges (3% for the 2.5 V and the adjustable version). The TPS73xx family is available in PDIP (8 pin), SO (8 pin) and TSSOP (20 pin) packages. The TSSOP has a maximum height of 1.2mm.

다운로드 스크립트와 함께 비디오 보기 동영상

기술 문서

star =TI에서 선정한 이 제품의 인기 문서
검색된 결과가 없습니다. 검색어를 지우고 다시 시도하십시오.
모두 보기5
유형 직함 날짜
* Data sheet Low-Dropout Voltage Regulators With Integrated Delayed Reset Function datasheet (Rev. F) 1999/03/08
Application note LDO Noise Demystified (Rev. B) PDF | HTML 2020/08/18
Application note Fundamental Theory of PMOS LDO Voltage Regulators (Rev. A) 2018/08/17
Application note LDO PSRR Measurement Simplified (Rev. A) PDF | HTML 2017/08/09
Application note Technical Review of Low Dropout Voltage Regulator Operation And Performance 1999/08/30

설계 및 개발

추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.

계산 툴

TPS7X01CALC TPS7x01 LDO Design Calculator

This spreadsheet calculates the operating parameters for the Texas Instruments TPS7x01 family of adjustable low dropout regulators.

The closest 1% resistor values are calculated, as well as, the maximum power dissipation, worst-case output voltages, Power-Good trip voltages, and maximum (...)

지원되는 제품 및 하드웨어

지원되는 제품 및 하드웨어

제품
선형 및 저손실(LDO) 레귤레이터
TPS71 활성화 및 지연 리셋을 지원하는 500mA, 10V, 저손실 전압 레귤레이터 TPS72 250mA, 10V, 저손실 전압 레귤레이터(전원 양호 및 활성화 지원) TPS73 800mA, 10V, 저손실 전압 레귤레이터(전원 양호 및 활성화 지원) TPS730 200mA, 저손실 전압 레귤레이터(활성화 지원)
패키지 다운로드
PDIP (P) 8 옵션 보기
SOIC (D) 8 옵션 보기
TSSOP (PW) 20 옵션 보기

주문 및 품질

포함된 정보:
  • RoHS
  • REACH
  • 디바이스 마킹
  • 납 마감/볼 재질
  • MSL 등급/피크 리플로우
  • MTBF/FIT 예측
  • 물질 성분
  • 인증 요약
  • 지속적인 신뢰성 모니터링
포함된 정보:
  • 팹 위치
  • 조립 위치

권장 제품에는 본 TI 제품과 관련된 매개 변수, 평가 모듈 또는 레퍼런스 디자인이 있을 수 있습니다.

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요. ​​​​​​​​​​​​​​

동영상