SBAS660C August 2016 – June 2017 ADS124S06 , ADS124S08
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The register settings for this design are shown in Table 46.
| REGISTER | NAME | SETTING | DESCRIPTION |
|---|---|---|---|
| 02h | INPMUX | 12h | Select AINP = AIN1 and AINN = AIN2 |
| 03h | PGA | 0Bh | PGA enabled, PGA Gain = 8 |
| 04h | DATARATE | 14h | Continuous conversion mode, low-latency filter, 20-SPS data rate |
| 05h | REF | 06h | Positive and negative reference buffers enabled, REFP1 and REFN1 reference inputs selected, internal reference always on |
| 06h | IDACMAG | 05h | IDAC magnitude set to 500 µA |
| 07h | IDACMUX | 35h | IDAC2 set to AIN3, IDAC1 set to AIN5 |
| 08h | VBIAS | 00h | |
| 09h | SYS | 10h | |
| 0Ah | OFCAL0(1) | xxh | |
| 0Bh | OFCAL1 | xxh | |
| 0Ch | OFCAL2 | xxh | |
| 0Dh | FSCAL0(1) | xxh | |
| 0Eh | FSCAL1 | xxh | |
| 0Fh | FSCAL2 | xxh | |
| 10h | GPIODAT | 00h | |
| 11h | GPIOCON | 00h |