SPRSP65G April 2021 – May 2024 AM2431 , AM2432 , AM2434
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| Resolution (ALX package) | 10 | Bits | ||||
| VADC0_VREFP(1) | Positive Reference Voltage | 1.71 | 1.89 | V | ||
| VADC0_VREFN(1) | Negative Reference Voltage | VSS | V | |||
| VADC_AIN[7:0] | Analog Input Voltage, ADC_AIN[7:0], Full-scale |
VSS | VDDA_ADC0 | V | ||
| DNL | Differential Non-Linearity | > -1 | +1 | LSB | ||
| INL | Integral Non-Linearity | -2 | +2 | LSB | ||
| LSBGAIN-ERROR | Gain Error | ±10 | LSB | |||
| LSBOFFSET-ERROR | Offset Error | ±5 | LSB | |||
| SNR | Signal-to-Noise Ratio | Input Signal: 200 kHz sine wave at -0.5 dB Full Scale |
65 | dB | ||
| THD | Total Harmonic Distortion | Input Signal: 200 kHz sine wave at -0.5 dB Full Scale |
-64 | dB | ||
| ZADC_AIN[0:7] | Analog Input Impedance, ADC0_AIN[7:0] |
(2) | Ω | |||
| IIN | Input Leakage | ±10 | μA | |||
| CSMPL | Sampling Capacitance | 5.5 | pF | |||
| Sampling Dynamics | ||||||
| FSMPL_CLK | ADC0 SMPL_CLK Frequency | 60 | MHz | |||
| tC | Conversion Time | 13 | ADC0 SMPL_CLK Cycles |
|||
| tACQ | Acquisition Time | 2 | 257 | ADC0 SMPL_CLK Cycles |
||
| TR | Sampling Rate | ADC0 SMPL_CLK = 60MHz |
4 | MSPS | ||
| General Purpose Input Mode(3) | ||||||
| VIL | Input Low Voltage | 0.35 × VDDA_ADC0 | V | |||
| VILSS | Input Low Voltage Steady State | 0.35 × VDDA_ADC0 | V | |||
| VIH | Input High Voltage | 0.65 × VDDA_ADC0 | V | |||
| VIHSS | Input High Voltage Steady State | 0.65 × VDDA_ADC0 | V | |||
| VHYS | Input Hysteresis Voltage | 200 | mV | |||
| II | Input Leakage Current | ADC0_AIN[7:0] = VDDA_ADC0 or ADC0_AIN[7:0] = VSS |
10 | μA | ||