SWRS245C December 2021 – June 2025 AM2732 , AM2732-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| 1 | tc(SPC)S | Cycle time, SPICLK (2) | 25 | ns | ||
| 2 | tw(SPCH)S | Pulse duration, SPICLK high (clock polarity = 0) | 10 | ns | ||
| tw(SPCL)S | Pulse duration, SPICLK low (clock polarity = 1) | 10 | ||||
| 3 | tw(SPCL)S | Pulse duration, SPICLK low (clock polarity = 0) | 10 | ns | ||
| tw(SPCH)S | Pulse duration, SPICLK high (clock polarity = 1) | 10 | ||||
| 4 | td(SPCH-SOMI)S | Delay time, SPISOMI valid after SPICLK high (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1)(3) | 11 | ns | ||
| td(SPCL-SOMI)S | Delay time, SPISOMI valid after SPICLK low (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1)(3) | 11 | ||||
| 5 | th(SPCH-SOMI)S | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1)(3) | 2 | ns | ||
| th(SPCL-SOMI)S | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1)(3) | 2 | ||||
| NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| 6 | tsu(SIMO-SPCL)S | Setup time, SPISIMO before SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1)(4) | 4.5 | ns | ||
| tsu(SIMO-SPCH)S | Setup time, SPISIMO before SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1)(4) | 4.5 | ||||
| 7 | th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1)(4) | 1 | ns | ||
| th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1)(4) | 1 | ||||
Figure 6-9 SPI Slave Mode External Timing (CLOCK PHASE = 0)
Figure 6-10 SPI Slave Mode External Timing (CLOCK PHASE = 1)